

# phyCARD-L

# **Hardware Manual**

 Document No.:
 L-751e\_1

 SBC Prod. No.:
 PCA-A-L1-xxx

 SBC PCB. No.:
 1334.2

 CB Prod. No.:
 PBA-A-01

 CB PCB. No.:
 1333.2

**Edition: December 2010** 

A product of a PHYTEC Technology Holding company

In this manual are descriptions for copyrighted products that are not explicitly indicated as such. The absence of the trademark ( $^{TM}$ ) and copyright ( $^{C}$ ) symbols does not imply that a product is not protected. Additionally, registered patents and trademarks are similarly not expressly indicated in this manual.

The information in this document has been carefully checked and is believed to be entirely reliable. However, PHYTEC Messtechnik GmbH assumes no responsibility for any inaccuracies. PHYTEC Messtechnik GmbH neither gives any guarantee nor accepts any liability whatsoever for consequential damages resulting from the use of this manual or its associated product. PHYTEC Messtechnik GmbH reserves the right to alter the information contained herein without prior notification and accepts no responsibility for any damages which might result.

Additionally, PHYTEC Messtechnik GmbH offers no guarantee nor accepts any liability for damages arising from the improper usage or improper installation of the hardware or software. PHYTEC Messtechnik GmbH further reserves the right to alter the layout and/or design of the hardware without prior notification and accepts no liability for doing so.

Rights - including those of translation, reprint, broadcast, photomechanical or similar reproduction and storage or processing in computer systems, in whole or in part - are reserved. No reproduction may occur without the express written consent from PHYTEC Messtechnik GmbH.

© Copyright 2010 PHYTEC Messtechnik GmbH, D-55129 Mainz.

|                          | EUROPE                                                                           | NORTH AMERICA                                                                              |
|--------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Address:                 | PHYTEC Technologie Holding AG<br>Robert-Koch-Str. 39<br>D-55129 Mainz<br>GERMANY | PHYTEC America LLC<br>203 Parfitt Way SW, Suite G100<br>Bainbridge Island, WA 98110<br>USA |
| Ordering<br>Information: | +49 (800) 0749832<br>order@phytec.de                                             | 1 (800) 278-9913<br>sales@phytec.com                                                       |
| Technical<br>Support:    | +49 (6131) 9221-31<br>support@phytec.de                                          | 1 (800) 278-9913<br>support@phytec.com                                                     |
| Fax:                     | +49 (6131) 9221-33                                                               | 1 (206) 780-9135                                                                           |
| Web Site:                | http://www.phytec.de                                                             | http://www.phytec.com                                                                      |

1<sup>st</sup> Edition December 2010

| of Fi | gures                                                                                                                                                                                                             | iii                                                                                                                                                 |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| of Ta | ables                                                                                                                                                                                                             | iv                                                                                                                                                  |
| venti | ons, Abbreviations and Acronyms                                                                                                                                                                                   | .vii                                                                                                                                                |
|       | -                                                                                                                                                                                                                 |                                                                                                                                                     |
| Intr  | oduction                                                                                                                                                                                                          | 1                                                                                                                                                   |
|       |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 1.2   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 1.3   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| Pin   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| Jum   | ipers                                                                                                                                                                                                             | .17                                                                                                                                                 |
| Pow   | -<br>/er                                                                                                                                                                                                          |                                                                                                                                                     |
|       |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 4.2   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 4.3   | On-board Voltage Regulator (U1)                                                                                                                                                                                   | 24                                                                                                                                                  |
| 4.4   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| Pow   | er Management                                                                                                                                                                                                     | 27                                                                                                                                                  |
| Syst  | em Configuration and Booting                                                                                                                                                                                      | 29                                                                                                                                                  |
| Syst  | em Memory                                                                                                                                                                                                         | .31                                                                                                                                                 |
| 7.1   | LP-DDR-SDRAM and NAND Flash                                                                                                                                                                                       | 31                                                                                                                                                  |
| 7.2   | I <sup>2</sup> C EEPROM (U10)                                                                                                                                                                                     | 32                                                                                                                                                  |
|       | 7.2.1 Setting the EEPROM Lower Address Bits (J3, J2, J1)                                                                                                                                                          | .33                                                                                                                                                 |
|       | 7.2.2 EEPROM Write Protection Control (J5)                                                                                                                                                                        | 34                                                                                                                                                  |
| 7.3   | 5                                                                                                                                                                                                                 |                                                                                                                                                     |
| SD /  | MMC Card Interfaces                                                                                                                                                                                               | 35                                                                                                                                                  |
| Seri  | al Interfaces                                                                                                                                                                                                     |                                                                                                                                                     |
| 9.1   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 9.2   |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 9.3   | USB-Host Transceiver (U15)                                                                                                                                                                                        | 40                                                                                                                                                  |
| 9.4   |                                                                                                                                                                                                                   |                                                                                                                                                     |
|       |                                                                                                                                                                                                                   |                                                                                                                                                     |
|       |                                                                                                                                                                                                                   |                                                                                                                                                     |
| 0.5   |                                                                                                                                                                                                                   |                                                                                                                                                     |
|       |                                                                                                                                                                                                                   |                                                                                                                                                     |
|       |                                                                                                                                                                                                                   |                                                                                                                                                     |
|       | •                                                                                                                                                                                                                 |                                                                                                                                                     |
| теп   |                                                                                                                                                                                                                   |                                                                                                                                                     |
|       | of Ta<br>venti<br>čace<br>Intr<br>1.1<br>1.2<br>1.3<br>Pin<br>Jun<br>Pow<br>4.1<br>4.2<br>4.3<br>4.4<br>Pow<br>Syst<br>7.1<br>7.2<br>7.3<br>SD /<br>Syst<br>7.1<br>7.2<br>7.3<br>SD /<br>9.1<br>9.2<br>9.3<br>9.4 | 1.2       View of the phyCARD-L         1.3       Minimum Requirements to Operate the phyCARD-L         Pin Description       Jumpers         Power |

| <ul> <li>12.1 Signal configuration (J7)</li></ul>            | 54<br>57<br>58<br>59<br>63 |
|--------------------------------------------------------------|----------------------------|
| <ul> <li>12.2 LVDS Display Interface pixel mapping</li></ul> | 54<br>57<br>58<br>59<br>63 |
| <ul> <li>13 LVDS Camera Interface</li></ul>                  | 57<br>58<br>59<br>63       |
| <ul> <li>14 Technical Specifications</li></ul>               | 59<br>63                   |
| <ul> <li>15 Component Placement Diagram</li></ul>            | 63                         |
| <b>16 Hints for Integrating and Handling the phyCARD-L</b>   |                            |
| <b>16 Hints for Integrating and Handling the phyCARD-L</b>   |                            |
|                                                              |                            |
|                                                              | 65                         |
| 16.2 Handling the phyCARD-L                                  |                            |
| 17 The phyCARD-L on the phyBASE                              | 69                         |
| 17.1 Concept of the phyBASE Board                            |                            |
| 17.2 Overview of the phyBASE Peripherals                     |                            |
| 17.2.1 Connectors and Pin Header                             |                            |
| 17.2.2 Switches                                              |                            |
| 17.2.3 LEDs                                                  |                            |
| 17.2.4 Jumpers                                               |                            |
| 17.3 Functional Components on the phyBASE Board              | 80                         |
| 17.3.1 phyCARD-L SBC Connectivity (X27)                      | 80                         |
| 17.3.2 Power Supply (X28)                                    | 81                         |
| 17.3.3 RS-232 Connectivity (P1)                              | 84                         |
| 17.3.4 Ethernet Connectivity (X10)                           |                            |
| 17.3.5 USB Host Connectivity (X6, X7, X8, X9, X33)           |                            |
| 17.3.6 USB OTG Connectivity (X29)                            |                            |
| 17.3.7 Display / Touch Connectivity (X6, X32)                |                            |
| 17.3.7.1 Display Data Connector (X6)                         |                            |
| 17.3.7.2 Display Power Connector (X32)                       |                            |
| 17.3.7.3 Touch Screen Connectivity                           |                            |
| 17.3.8 Camera Interface (X5)                                 |                            |
| 17.3.9 Audio Interface (X1, X2, X3)                          |                            |
| 17.3.10 I <sup>2</sup> C Connectivity                        |                            |
| 17.3.11 SPI Connectivity                                     |                            |
| 17.3.12 User programmable GPIOs.                             |                            |
| 17.3.13 Expansion connectors (X8A, X9A)                      |                            |
| 17.3.14 Secure Digital Memory Card/ MultiMedia Card (        | ,                          |
| 17.3.15 Boot Mode Selection (JP1)                            |                            |
| 17.3.16 System Reset Button (S1)                             |                            |
| 17.3.17 RTC at U3                                            |                            |
| 17.3.18 PLD at U25                                           |                            |

|      | 17.3.19 Carrier Board Physical Dimensions |  |
|------|-------------------------------------------|--|
| 18   | Revision History                          |  |
| Inde | ex                                        |  |

## **List of Figures**

| Figure 1:  | Block Diagram of the phyCARD-L                                        | 4  |
|------------|-----------------------------------------------------------------------|----|
| Figure 2:  | Top view of the phyCARD-L (controller side)                           | 5  |
| Figure 3:  | Bottom view of the phyCARD-L (connector side)                         | 6  |
| Figure 4:  | Pinout of the phyCARD-Connector (top view, with cross section insert) | 10 |
| Figure 5:  | Typical jumper pad numbering scheme                                   | 17 |
| Figure 6:  | Jumper locations (top view)                                           | 18 |
| Figure 7:  | Jumper locations (bottom view)                                        | 19 |
| Figure 8:  | Power Supply Diagram                                                  | 25 |
| Figure 9:  | JTAG interface at X1 (top view)                                       | 49 |
| Figure 10: | JTAG interface at X1 (bottom view)                                    | 50 |
| Figure 11: | Physical dimensions                                                   | 59 |
| Figure 12: | phyCARD-L component placement (top view)                              | 63 |
| Figure 13: | phyCARD-L component placement (bottom view)                           | 64 |
| Figure 14: | Footprint of the phyCARD-L                                            | 66 |
| Figure 15: | phyBASE Overview of Connectors, LEDs and Buttons                      | 71 |
| Figure 16: | Typical jumper numbering scheme                                       | 77 |
| Figure 17: | phyBASE jumper locations                                              | 78 |
| Figure 18: | phyCARD-L SBC Connectivity to the Carrier Board                       | 80 |
| Figure 19: | Power adapter                                                         | 81 |
| Figure 20: | Connecting the Supply Voltage at X28                                  | 82 |
| Figure 21: | RS-232 connection interface at connector P1                           | 84 |
| Figure 22: | RS232 connector P1 signal mapping                                     | 85 |
| Figure 23: | Ethernet interface at connector X10                                   | 85 |
| Figure 24: | Components supporting the USB host interface                          | 86 |
|            |                                                                       |    |

| Figure 25: | USB OTG interface at connector X29       | 88  |
|------------|------------------------------------------|-----|
| Figure 26: | Universal LVDS interface at connector X6 | 89  |
| Figure 27: | Camera interface at connectors X5        |     |
| Figure 28: | Audio interface at connectors X1, X2, X3 |     |
| Figure 29: | Expansion connector X8A, X9A             | 100 |
| Figure 30: | SD / MM Card interface at connector X26  | 103 |
| Figure 31: | Boot Mode Selection Jumper JP1           |     |
| Figure 32: | System Reset Button S1                   | 105 |
| Figure 33: | RTC with Battery Buffer                  | 106 |
| Figure 34: | Carrier Board Physical Dimensions        | 108 |

## List of Tables

| Table 1:  | Abbreviations and Acronyms used in this Manual         | viii |
|-----------|--------------------------------------------------------|------|
| Table 2:  | X-Arc Bus pinout                                       |      |
| Table 3:  | Pinout of the phyCARD-Connector X2                     | 16   |
| Table 4:  | Jumper settings                                        |      |
| Table 5:  | Power Management Pins                                  |      |
| Table 6:  | Power States                                           |      |
| Table 7:  | Boot Modes of OMAP35x module                           |      |
| Table 8:  | Compatible NAND Flash devices                          |      |
| Table 9:  | U10 EEPROM I <sup>2</sup> C address via J1, J2, and J3 |      |
| Table 10: | EEPROM write protection states via J5                  |      |
| Table 11: | Location of SD/ MMC Card interface signals             |      |
| Table 12: | Location of the UART signals                           |      |
| Table 13: | Location of the USB-OTG signals                        |      |
| Table 14: | Location of the USB-Host signals                       |      |
| Table 15: | Location of the Ethernet signals                       |      |
| Table 16: | Software Reset of the Ethernet Controller              |      |
| Table 17: | I <sup>2</sup> C Interface Signal Location             |      |
|           |                                                        |      |

| Table 18: | SPI Interface Signal Location                   | 45    |
|-----------|-------------------------------------------------|-------|
| Table 19: | SSI Interface Signal Location                   | 46    |
| Table 20: | Location of GPIO and IRQ pins                   | 47    |
| Table 21: | Possible GPIO configurations                    | 48    |
| Table 22: | JTAG connector X1 signal assignment             | 51    |
| Table 23: | Display Interface Signal Location               | 53    |
| Table 24: | Pixel mapping of 18-bit LVDS display interface  | 54    |
| Table 25: | Pixel mapping of 24-bit LVDS display interface  | 55    |
| Table 26: | Camera Interface Signal Location                | 57    |
| Table 27: | LVDS signal configuration J6                    | 58    |
| Table 28: | phyBASE Connectors and Pin Headers              | 72    |
| Table 29: | phyBASE push buttons descriptions               | 73    |
| Table 30: | phyBASE DIP-Switch S3 descriptions              | 75    |
| Table 31: | phyBASE LEDs descriptions                       | 76    |
| Table 32: | phyBASE jumper descriptions                     | 79    |
| Table 33: | LEDs assembled on the Carrier Board             | 82    |
| Table 34: | Distribution of the USB hub's (U4) ports        | 87    |
| Table 35: | Universal USB pin header X33 signal description | 87    |
| Table 36: | Display data connector signal description       | 91    |
| Table 37: | SPI and GPIO connector selection                | 92    |
| Table 38: | LVDS power connector X32 signal description     | 92    |
| Table 39: | Selection of the touch screen controller        | 94    |
| Table 40: | PHYTEC camera connector X5                      | 95    |
| Table 41: | Selection of the audio codec                    | 97    |
| Table 42: | I <sup>2</sup> C connectivity                   | 98    |
| Table 43: | I <sup>2</sup> C addresses in use               | 98    |
| Table 44: | SPI connector selection                         | 99    |
| Table 45: | SPI and GPIO connector selection                | . 101 |
| Table 46: | PHYTEC expansion connector X8A, X9A             | . 102 |

## **Conventions, Abbreviations and Acronyms**

This hardware manual describes the PCA-A-L1 Single Board Computer in the following referred to as phyCARD-L. The manual specifies the phyCARD-L's design and function. Precise specifications for the Texas Instruments OMAP35x microcontrollers can be found in the enclosed microcontroller Data Sheet/User's Manual.

#### Conventions

The conventions used in this manual are as follows:

- Signals that are preceded by a "n", "/", or "#"character (e.g.: nRD, /RD, or #RD), or that have a dash on top of the signal name (e.g.: RD) are designated as active low signals. That is, their active state is when they are driven low, or are driving low.
- A "0" indicates a logic zero or low-level signal, while a "1" represents a logic one or high-level signal.
- Tables which describe jumper settings show the default position in bold, blue text.
- Text in *blue italic* indicates a hyperlink within, or external to the document. Click these links to quickly jump to the applicable URL, part, chapter, table, or figure.
- References made to the phyCARD-Connector always refer to the high density molex connector on the undersides of the phyCARD-L Single Board Computer.

#### Abbreviations and Acronyms

Many acronyms and abbreviations are used throughout this manual. Use the table below to navigate unfamiliar terms used in this document.

| Abbreviation | Definition                                         |  |  |
|--------------|----------------------------------------------------|--|--|
| BSP          | Board Support Package (Software delivered with the |  |  |
|              | Development Kit including an operating system      |  |  |
|              | (Windows, or Linux) preinstalled on the module and |  |  |
|              | Development Tools).                                |  |  |
| CB           | Carrier Board; used in reference to the phyBASE    |  |  |
|              | Development Kit Carrier Board.                     |  |  |

| Abbreviation | Definition                                              |  |  |
|--------------|---------------------------------------------------------|--|--|
| DFF          | D flip-flop.                                            |  |  |
| EMB          | External memory bus.                                    |  |  |
| EMI          | Electromagnetic Interference.                           |  |  |
| GPI          | General purpose input.                                  |  |  |
| GPIO         | General purpose input and output.                       |  |  |
| GPO          | General purpose output.                                 |  |  |
| IRAM         | Internal RAM; the internal static RAM on the Texas      |  |  |
|              | Instruments OMAP35x microcontroller.                    |  |  |
| J            | Solder jumper; these types of jumpers require solder    |  |  |
|              | equipment to remove and place.                          |  |  |
| JP           | Solderless jumper; these types of jumpers can be        |  |  |
|              | removed and placed by hand with no special tools.       |  |  |
| РСВ          | Printed circuit board.                                  |  |  |
| PEB          | PHYTEC Extension Board                                  |  |  |
| POR          | Power-on reset                                          |  |  |
| RTC          | Real-time clock.                                        |  |  |
| SBC          | Single Board Computer; used in reference to the         |  |  |
|              | PCA-A-L1 /phyCARD-A-L1 Single Board                     |  |  |
|              | Computer                                                |  |  |
| SMT          | Surface mount technology.                               |  |  |
| Sx           | User button Sx (e.g. S1, S2, etc.) used in reference to |  |  |
|              | the available user buttons, or DIP-Switches on the      |  |  |
|              | Carrier Board.                                          |  |  |
| Sx_y         | Switch y of DIP-Switch Sx; used in reference to the     |  |  |
|              | DIP-Switch on the Carrier Board.                        |  |  |
| VSTBY        | SBC standby voltage input                               |  |  |

Table 1:Abbreviations and Acronyms used in this Manual

**Note:** The BSP delivered with the phyCARD-L usually includes drivers and/or software for controlling all components such as interfaces, memory, etc.. Therefore programming close to hardware at register level is not necessary in most cases. For this reason, this manual contains no detailed description of the controller's registers, or information relevant for software development. Please refer to the OMAP35x Reference Manual, if such information is needed to connect customer designed applications.

## Preface

As a member of PHYTEC's new phyCARD product family the phyCARD-L is one of a series of PHYTEC Single Board Computers (SBCs) that can be populated with different controllers and, hence, offers various functions and configurations. PHYTEC supports a variety of 8-/16- and 32-bit controllers in two ways:

- (1) as the basis for Rapid Development Kits which serve as a reference and evaluation platform
- (2) as insert-ready, fully functional phyCARD OEM modules, which can be embedded directly into the user's peripheral hardware design.

Implementation of an OEM-able SBC subassembly as the "core" of your embedded design allows you to focus on hardware peripherals and firmware without expending resources to "re-invent" microcontroller circuitry. Furthermore, much of the value of the phyCARD module lies in its layout and test.

PHYTEC's new phyCARD product family consists of a series of extremely compact embedded control engines featuring various processing performance classes while using the newly developed X-Arc embedded bus standard. The standardized connector footprint and pin assignment of the X-Arc bus makes this new SBC generation extremely scalable and flexible. This also allows to use the same carrier board to create different applications depending on the required processing power. With this new SBC concept it is possible to design entire embedded product families around vastly different processor performances while optimizing overall system cost. In addition, future advances in processor technology are already considered with this new embedded bus standard making product upgrades very easy. Another major advantage is the forgone risk of potential system hardware redesign steps caused by processor or other critical component discontinuation. Just use one of PHYTEC's other phyCARD SBCs thereby ensuring an extended product life cycle of your embedded application.

phyCARD-L [PCA-A-L1-xxx]

Production-ready Board Support Packages (BSPs) and Design Services for our hardware will further reduce your development time and risk and allow you to focus on your product expertise. Take advantage of PHYTEC products to shorten time-to-market, reduce development costs, and avoid substantial design issues and risks. With this new innovative full system solution you will be able to bring your new ideas to market in the most timely and cost-efficient manner.

For more information go to: http://www.phytec.com/services/

## **Ordering Information**

The part numbering of the phyCARD has the following structure:

|      |         | PCA-A-L1-xxxxx                       | C |
|------|---------|--------------------------------------|---|
|      |         |                                      |   |
| Gen  | eratio  | n                                    |   |
| A    | =       | First generation                     |   |
| Perf | ormai   | nce class                            |   |
| S    | =       | small                                |   |
| Μ    | =       | middle                               |   |
| L    | =       | large                                |   |
| XL   | =       | largest                              |   |
| Cont | troller | • No. of specified performance class |   |
| Asse | mbly    | options (depending on model)         |   |

In order to receive product specific information on changes and updates in the best way also in the future, we recommend to register at http://www.phytec.de/de/support/registrierung.html

You can also get technical support and additional information concerning your product.

The support section of our web site provides product specific information, such as errata sheets, application notes, FAQs, etc.

http://www.phytec.de/de/support/faq/faq-phyCARD-L.html

## Declaration of Electro Magnetic Conformity of the PHYTEC phyCARD-L

PHYTEC Single Board Computers (henceforth products) are designed for installation in electrical appliances or as dedicated Evaluation Boards (i.e.: for use as a test and prototype platform for hardware/software development) in laboratory environments.

#### **Caution:**

PHYTEC products lacking protective enclosures are subject to damage by ESD and, hence, may only be unpacked, handled or operated in environments in which sufficient precautionary measures have been taken in respect to ESD-dangers. It is also necessary that only appropriately trained personnel (such as electricians, technicians and engineers) handle and/or operate these products. Moreover, PHYTEC products should not be operated without protection circuitry if connections to the product's pin header rows are longer than 3 m.

PHYTEC products fulfill the norms of the European Union's Directive for Electro Magnetic Conformity only in accordance to the descriptions and rules of usage indicated in this hardware manual (particularly in respect to the pin header row connectors, power connector and serial interface to a host-PC).

Implementation of PHYTEC products into target devices, as well as user modifications and extensions of PHYTEC products, is subject to renewed establishment of conformity to, and certification of, Electro Magnetic Directives. Users should ensure conformance following any modifications to the products as well as implementation of the products into target systems.

## **1** Introduction

The phyCARD-L belongs to PHYTEC's phyCARD Single Board Computer module family. The phyCARD SBCs represent the continuous development of PHYTEC Single Board Computer technology. Like its mini-, micro- and nanoMODUL predecessors, the phyCARD boards integrate all core elements of a microcontroller system on a subminiature board and are designed in a manner that ensures their easy expansion and embedding in peripheral hardware developments.

PHYTEC's phyCARD family introduces the newly developed X-Arc embedded bus standard. Apart from processor performance, a large number of embedded solutions require a corresponding number of standard interfaces. Among these process interfaces are for example Ethernet, USB, UART, SPI, I<sup>2</sup>C, audio, display and camera connectivity. The X-Arc bus exactly meets this requirement. As well the location of the commonly used interfaces as the mechanical specifications are clearly defined. All interface signals of PHYTEC's new X-Arc bus are available on a single, 100-pin , high-density pitch (0.635 mm) connector, allowing the phyCARDs to be plugged like a "big chip" into a target application. The reduced complexity of the phyCARD SBC as well as the smaller number of interface signals greatly simplifies the SBC carrier board design helping you to reduce your time-to-market.

As independent research indicates that approximately 70 % of all EMI (Electro Magnetic Interference) problems stem from insufficient supply voltage grounding of electronic components in high frequency environments approximately 20 % of all pin header connectors on the X-Arc bus are dedicated to Ground. This improves EMI and EMC characteristics and makes it easier to design complex applications meeting EMI and EMC guidelines using phyCARD boards even in high noise environments.

phyCARD-L [PCA-A-L1-xxx]

phyCARD boards achieve their small size through modern SMD technology and multi-layer design. In accordance with the complexity of the module, 0402-packaged SMD components and laser-drilled microvias are used on the boards, providing phyCARD users with access to this cutting edge miniaturization technology for integration into their own design.

The phyCARD-L is a subminiature (60 x 60 mm) insert-ready Single Board Computer populated with the Texas Instruments OMAP35x microcontroller. Its universal design enables its insertion in a wide range of embedded applications.

Precise specifications for the controller populating the board can be found in the applicable controller Reference Manual or datasheet. The descriptions in this manual are based on the Texas Instruments OMAP35x. No description of compatible microcontroller derivative functions is included, as such functions are not relevant for the basic functioning of the phyCARD-L.

The phyCARD-L offers the following features:

- Subminiature Single Board Computer ('60 x 60 mm) achieved through modern SMD technology
- Populated with the Texas Instruments OMAP35x microcontroller (CBB package with 515 balls and package-on-package (PoP) memory option)
- Improved interference safety achieved through multi-layer PCB technology and dedicated ground pins
- X-Arc bus including commonly used interfaces such as Ethernet, USB, UART, SPI, I<sup>2</sup>C, audio, display and camera connectivity (both LVDS) available at one 100-pin high-density (0.635 mm) Molex connector, enabling the phyCARD-L to be plugged like a "big chip" into target application
- Max. 600 MHz core clock frequency
- Boot from NAND Flash
- PoP memory device with 256 MByte NAND Flash<sup>1</sup> and 256 MByte LP DDR SDRAM

<sup>&</sup>lt;sup>1</sup> Please contact PHYTEC for more information about additional module configurations.

- alternatively up to 1 GByte NAND Flash (VFBGA)
- 4KB (up to 32kB)  $I^2C$  EEPROM
- Serial interface with 4 lines (TTL) allowing simple hardware handshake
- High-Speed USB OTG transceiver
- High-Speed USB HOST transceiver
- Auto HDX/FDX 10/100MBit Ethernet interface, with HP Auto MDI/MDI-X support
- Additional 1 Kbit EEPROM connected to the Ethernet controller to store MAC-address
- Single supply voltage of 3.3V (max 1.5 A) with on-board power management All controller required supplies generated on board
- All controller required supplies generated on board
- 4 Channel LVDS (24Bit) LCD-Interface
- Support of standard 20 pin debug interface through JTAG connector
- One I<sup>2</sup>C interfaces
- One SPI interfaces
- SD/MMC card interface with DMA
- SSI Interface (AC'97)<sup>1</sup>
- LVDS Camera Interface
- 3 GPIO/IRQ ports
- 2 Power State outputs to support applications requiring a power management
- 1 Wake Up input

<sup>&</sup>lt;sup>1</sup>: the OMAP35x does not feature an AC'97 interface. The AC'97 interface of the phyCARD-L is emulated with the multi-channel buffered Serial Port (McBSP). Thus it is only available with the BSP coming with the phyCARD-L

## 1.1 Block Diagram



Figure 1: Block Diagram of the phyCARD-L

## **1.2** View of the phyCARD-L



*Figure 2:* Top view of the phyCARD-L (controller side)



*Figure 3:* Bottom view of the phyCARD-L (connector side)

### **1.3** Minimum Requirements to Operate the phyCARD-L

Basic operation of the phyCARD-L only requires supply of a +3V3 input voltage with 1.5 A load and the corresponding GND connection.

These supply pins are located at the phyCARD-Connector X2:

VDD\_3V3: X2 1A, 2A, 3A, 1B, 2B, 3B

Connect all +3.3V VCC input pins to your power supply and at least the matching number of GND pins.

Corresponding GND: X2 4A, 8A, 13A, 4B, 8B, 13B

Please refer to *section 2* for information on additional GND Pins located at the phyCARD-Connector X2.

#### **Caution:**

We recommend connecting all available +3V3 input pins to the power supply system on a custom carrier board housing the phyCARD-L and at least the matching number of GND pins neighboring the +3V3 pins.

In addition, proper implementation of the phyCARD-L module into a target application also requires connecting all GND pins neighboring signals that are being used in the application circuitry.

Please refer to *section 4* for more information.

## 2 Pin Description

Please note that all module connections are not to exceed their expressed maximum voltage or current. Maximum signal input values are indicated in the corresponding controller manuals/data sheets. As damage from improper connections varies according to use and application, it is the user's responsibility to take appropriate safety measures to ensure that the module connections are protected from overloading through connected peripherals.

As *Figure 4* indicates, all X-Arc bus signals extend to one surface mount technology (SMT) connector (0.635 mm) lining on side of the module (referred to as phyCARD-Connector). This allows the phyCARD-L to be plugged into any target application like a "big chip".

The numbering scheme for the phyCARD-Connector is based on a two dimensional matrix in which column positions are identified by a letter and row position by a number. Pin 1A, for example, is always located in the upper left hand corner of the matrix. The pin numbering values increase moving down on the board. Lettering of the pin connector rows progresses alphabetically from left to right (refer to *Figure 4*).

The numbered matrix can be aligned with the phyCARD-L (viewed from above; phyCARD-Connector pointing down) or with the socket of the corresponding phyCARD Carrier Board/user target circuitry. The upper left-hand corner of the numbered matrix (pin 1A) is thus covered with the corner of the phyCARD-L marked with "1A". The numbering scheme is always in relation to the PCB as viewed from above, even if all connector contacts extend to the bottom of the module.

The numbering scheme is thus consistent for both the module's phyCARD-Connector as well as the mating connector on the phyBASE Carrier Board or target hardware, thereby considerably reducing the risk of pin identification errors.

Since the pins are exactly defined according to the numbered matrix previously described, the phyCARD-Connector is usually assigned a single designator for its position (X1 for example). In this manner the phyCARD-Connector comprises a single, logical unit regardless of the fact that it could consist of more than one physical socketed connector.

The following figure illustrates the numbered matrix system. It shows a phyCARD-L with SMT phyCARD-Connectors on its underside (defined as dotted lines) mounted on a Carrier Board. In order to facilitate understanding of the pin assignment scheme, the diagram presents a cross-view of the phyCARD-module showing these phyCARD-Connectors mounted on the underside of the module's PCB.



*Figure 4: Pinout of the phyCARD-Connector (top view, with cross section insert)* 

*Table 2* shows the pinout of the X-Arc bus with the functional grouping of the signals, while *Table 3* provides an overview of the pinout of the phyCARD-Connector with signal names and descriptions specific to the phyCARD-L. It also provides the appropriate signal level interface voltages listed in the SL (Signal Level) column and the signal direction.

The Texas Instruments OMAP35x is a multi-voltage operated microcontroller and as such special attention should be paid to the interface voltage levels to avoid unintentional damage to the microcontroller and other on-board components. Please refer to the *Texas Instruments OMAP35x Reference Manual* for details on the functions and features of controller signals and port pins.



## Note:

SL is short for Signal Level (V) and is the applicable logic level to interface a given pin.

Those pins marked as "N/A" have a range of applicable values that constitute proper operation.

## Please refer to the phyCARD Design-In Guide (LAN-051) for layout recommendations and example circuitry.

| Pin Row X2A |                   |       |           |                                                                        |  |
|-------------|-------------------|-------|-----------|------------------------------------------------------------------------|--|
| Pin #       | Signal            | I/O   | SL        | Description                                                            |  |
| 1A          | VDD_3V3           | Ι     | Power     | 3.3V Primary Voltage Supply Input                                      |  |
| 2A          | VDD_3V3           | Ι     | Power     | 3.3V Primary Voltage Supply Input                                      |  |
| 3A          | VDD_3V3           | Ι     | Power     | 3.3V Primary Voltage Supply Input                                      |  |
| 4A          | GND               | -     | -         | Ground 0V                                                              |  |
| 5A          | VDD_IO            | 0     | Power     | VCC Logic Output                                                       |  |
| 6A          | X_FEEDBACK        | 0     | Power     | Feedback Output to indicate the supply voltage required (3V3 or 5V)    |  |
| 7A          | X_nRESET_IN       | Ι     | VCC_LOGIC | Active low Reset In                                                    |  |
| 8A          | GND               | -     | Power     | Ground 0V                                                              |  |
| 9A          | X_DIS_LVDS_TX0+   | 0     | LVDS      | LVDS Chanel 0 positive Output                                          |  |
| 10A         | X_DIS_LVDS_TX0-   | 0     | LVDS      | LVDS Chanel 0 negative Output                                          |  |
| 11A         | X_DIS_LVDS_TX2+   | 0     | LVDS      | LVDS Chanel 2 positive Output                                          |  |
| 12A         | X_DIS_LVDS_TX2-   | 0     | LVDS      | LVDS Chanel 2 negative Output                                          |  |
| 13A         | GND               | -     | Power     | Ground 0V                                                              |  |
| 14A         | X_DIS_LVDS_TXCLK+ | 0     | LVDS      | LVDS Clock positive Output                                             |  |
| 15A         | X_DIS_LVDS_TXCLK- | 0     | LVDS      | LVDS Clock negative output                                             |  |
| 16A         | X_CAM_LVDS_MCLK   | 0     | VCC3V3    | Clock Output for Camera Interface                                      |  |
| 17A         | X_I2C_SCL         | 0     | VCC_LOGIC | I <sup>2</sup> C Clock Output                                          |  |
| 18A         | GND               | -     | Power     | Ground 0V                                                              |  |
| 19A         | X_ETH_SPEED       | 0     | VCC3V3    | Ethernet Speed Indicator (Open Drain)                                  |  |
| 20A         | X_ETH_TX+         | O (I) | VCC3V3    | Transmit positive output (normal)<br>Receive positive input (reversed) |  |
| 21A         | X_ETH_TX-         | O (I) | VCC3V3    | Transmit negative output (normal)<br>Receive negative input (reversed) |  |
| 22A         | GND               | -     | Power     | Ground 0V                                                              |  |
| 23A         | X_USBOTG_PWR      | 0     | VCC3V3    | USB-OTG Power switch output open drain                                 |  |
| 24A         | X_USBOTG_OC       | Ι     | VCC3V3    | USB-OTG over current input signal                                      |  |
| 25A         | GND               | -     | Power     | Ground 0V                                                              |  |
| 26A         | X_USBOTG_VBUS     | Ι     | 5V        | USB VBUS Voltage                                                       |  |

|     | Γ                  | r    | 1         | ſ                                                                    |  |
|-----|--------------------|------|-----------|----------------------------------------------------------------------|--|
| 27A | X_USBOTG_DM        | I/O  |           | USB transceiver cable interface, D-                                  |  |
| 28A | X_USBOTG_DP        | I/O  |           | USB transceiver cable interface, D+                                  |  |
| 29A | X_USBOTG_UID       | Ι    |           | USB on the go transceiver cable ID resistor connection               |  |
| 30A | GND                | -    | Power     | Ground 0V                                                            |  |
| 31A | X_SDIO_D0          | I/O  | VCC_LOGIC | SD/MMC Data line both in 1-bit and 4-bit mode                        |  |
| 32A | X_SDIO_D2          | I/O  | VCC_LOGIC | SD/MMC Data line both in 1-bit and 4-bit mode                        |  |
| 33A | X_SDIO_CLK         | 0    | VCC_LOGIC | SD/MMC Clock for MMC/SD/SDIO                                         |  |
| 34A | GND                | -    | Power     | Ground 0V                                                            |  |
| 35A | X_SPI_CS0          | 0    | VCC_LOGIC | SPI Chip select 0                                                    |  |
| 36A | X_SPI_RDY          | 0    | VCC_LOGIC | SPI Data ready in Master mode                                        |  |
| 37A | X_SPI_CLK          | 0    | VCC_LOGIC | SPI Clock                                                            |  |
| 38A | GND                | -    | Power     | Ground 0V                                                            |  |
| 39A | X_UART_TXD         | 0    | VCC_LOGIC | Serial transmit signal UART                                          |  |
| 40A | X_UART_RTS         | 0    | VCC_LOGIC | Request to send UART                                                 |  |
| 41A | GND                | -    | Power     | Ground 0V                                                            |  |
| 42A | X_AC97/HDA_INT/SEL | I/O- | VCC_LOGIC | AC'97 <sup>1</sup> Interrupt Input                                   |  |
| 43A | X_AC97/HDA_SDOUT   | 0    | VCC_LOGIC |                                                                      |  |
| 44A | X_AC97/HDA_SDIN    | Ι    | VCC_LOGIC | AC'97 <sup>1</sup> Receive Input                                     |  |
| 45A | GND                | -    | Power     | Ground 0V                                                            |  |
| 46A | X_GPIO0/IRQ0       | I/O  | VCC_LOGIC | GPIO0/IRQ0 (μC port GPIO_144<br>(GPIO_151 <sup>2</sup> ))            |  |
| 47A | X_GPIO2/IRQ2/PWM   | I/O  | VCC_LOGIC | GPIO2/IRQ2/PWM (μC port<br>GPIO_147 (GPIO_146 <sup>2</sup> ))        |  |
| 48A | X_nWKUP            | Ι    | VCC_LOGIC | Wakeup Interrupt Input (μC port<br>GPIO_146 (GPIO_27 <sup>2</sup> )) |  |
| 49A | GND                | -    | Power     | Ground 0V                                                            |  |
| 50A | X_CONFIG0          | Ι    | VCC_LOGIC | Boot-Mode Input 0                                                    |  |

<sup>&</sup>lt;sup>1</sup>: the OMAP35x does not feature an AC'97 interface. The AC'97 interface of the phyCARD-L is emulated with the multi-channel buffered Serial Port (McBSP). Thus it is only available with the BSP coming with the phyCARD-L

<sup>&</sup>lt;sup>2</sup>: can be selected by jumper (refer to *section 3*)

| Pin Ro | w X2B            |       |           |                                                                        |  |
|--------|------------------|-------|-----------|------------------------------------------------------------------------|--|
| Pin #  | Signal           | I/O   | SL        | Description                                                            |  |
| 1B     | VCC_3V3          | -     | Power     | 3.3V Primary Voltage Supply Input                                      |  |
| 2B     | VCC_3V3          | -     | Power     | 3.3V Primary Voltage Supply Input                                      |  |
| 3B     | VCC_3V3          | -     | Power     | 3.3V Primary Voltage Supply Input                                      |  |
| 4B     | GND              | -     | Power     | Ground 0V                                                              |  |
| 5B     | VDD_IO           | 0     | Power     | VCC Logic Output                                                       |  |
| 6B     | VSTBY            | -     | Power     | Standby Voltage Input                                                  |  |
| 7B     | X_nRESET_OUT     | -     | VCC_LOGIC | Active low Reset output                                                |  |
| 8B     | GND              | -     | Power     | Ground 0V                                                              |  |
| 9B     | X_DIS_LVDS_TX1+  | 0     | LVDS      | LVDS Chanel 1 positive Output                                          |  |
| 10B    | X_DIS_LVDS_TX1-  | 0     | LVDS      | LVDS Chanel 1 negative Output                                          |  |
| 11B    | X_DIS_LVDS_TX3+  | 0     | LVDS      | LVDS Chanel 3 positive Output                                          |  |
| 12B    | X_DIS_LVDS_TX3-  | 0     | LVDS      | LVDS Chanel 3 negative Output                                          |  |
| 13B    | GND              | -     | Power     | Ground 0V                                                              |  |
| 14B    | X_CAM_LVDS_RX+   | 0     | LVDS      | LVDS Receive positive Input for<br>Camera                              |  |
| 15B    | X_CAM_LVDS_RX-   | 0     | LVDS      | LVDS Receive negative Input for<br>Camera                              |  |
| 16B    | X_CAM_LVDS_nLOCK | 0     | VCC3V3    | Lock Output for Camera Interface                                       |  |
| 17B    | X_I2C_SDA        | I/O   | VCC_LOGIC | I <sup>2</sup> C Data                                                  |  |
| 18B    | GND              | -     | Power     | Ground 0V                                                              |  |
| 19B    | X_ETH_LINK       | 0     | VCC3V3    | Ethernet Link Indicator (Open Drain)                                   |  |
| 20B    | X_ETH_RX+        | I (O) | VCC3V3    | Receive positive input (normal)<br>Transmit positive output (reversed) |  |
| 21B    | X_ETH_RX-        | I (O) | VCC3V3    | Receive negative input (normal)<br>Transmit negative output (reversed) |  |
| 22B    | GND              | -     | Power     | Ground 0V                                                              |  |
| 23B    | X_USBH_PWR       | 0     | VCC3V3    | USB-HOST Power switch output open drain                                |  |
| 24B    | X_USBH_OC        | Ι     | VCC3V3    | USB-HOST over current input signal                                     |  |
| 25B    | GND              | -     | -         | Ground 0V                                                              |  |
| 26B    | X_nSUSP_RAM      | OC    | VCC_LOGIC | Suspend to RAM Open Collector<br>Output (µC port GPIO_134)             |  |
| 27B    | X_USBH_DM        | I/O   |           | USB HOST transceiver cable interface, D-                               |  |
| 28B    | X_USBH_DP        | I/O   |           | USB HOST transceiver cable interface, D+                               |  |
| 29B    | X_nPWR_OFF       | OC    | VCC_LOGIC | Power Off Open Collector Output $(\mu C \text{ port GPIO}_{133})$      |  |
| 30B    | GND              | -     | Power     | Ground 0V                                                              |  |
| 31B    | X_SDIO_D1        | I/O   | VCC_LOGIC | SD/MMC Data line both in 1-bit and 4-bit mode                          |  |

© PHYTEC Messtechnik GmbH 2010 L-751e\_1

phyCARD-L [PCA-A-L1-xxx]

| 32B |                   | I/O | VCC_LOGIC | SD/MMC Data line both in 1-bit and                        |  |
|-----|-------------------|-----|-----------|-----------------------------------------------------------|--|
| 32D | X_SDIO_D3         | 1/0 | vcc_looic | 4-bit mode                                                |  |
| 33B | X_SDIO_CMD        | 0   | VCC_LOGIC | SD/MMC Command for<br>MMC/SD/SDIO                         |  |
| 34B | GND               | -   | Power     | Ground 0V                                                 |  |
| 35B | X_SPI_CS1         | 0   | VCC_LOGIC | SPI Chip select 1                                         |  |
| 36B | X_SPI_MOSI        | I/O | VCC_LOGIC | SPI Master data out; slave data in                        |  |
| 37B | X_SPI_MISO        | I/O | VCC_LOGIC | SPI Master data in; slave data out                        |  |
| 38B | GND               | -   | Power     | Ground 0V                                                 |  |
| 39B | X_UART_RXD        | Ι   | VCC_LOGIC | Serial data receive signal UART                           |  |
| 40B | X_UART_CTS        | Ι   | VCC_LOGIC | Clear to send UART                                        |  |
| 41B | GND               | -   | Power     | Ground 0V                                                 |  |
| 42B | X_AC97/HDA_BITCLK | I/O | VCC_LOGIC | AC'97 <sup>1</sup> Clock                                  |  |
| 43B | X_AC97/HDA_SYNC   | 0   | VCC_LOGIC | AC'97 <sup>1</sup> SYNC                                   |  |
| 44B | X_AC97/HDA_nRST   | 0   | VCC_LOGIC | AC'97 <sup>1</sup> Reset                                  |  |
| 45B | GND               | -   | Power     | Ground 0V                                                 |  |
| 46B | X_SDIO_CD         | Ι   | VCC_LOGIC | SD/MMC Card Detect for<br>MMC/SD/SDIO (µC port GPIO_126)  |  |
| 47B | X_GPIO1/IRQ1      | I/O | VCC_LOGIC | GPIO1/IRQ1 (µC port GPIO_145<br>(GPIO_149 <sup>2</sup> )) |  |
| 48B | X_RESERVED        | I/O | VCC_LOGIC | Hardware Introspection Interface for internal use only    |  |
| 49B | GND               | -   | Power     | Ground 0V                                                 |  |
| 50B | X_CONFIG1         | Ι   | VCC_LOGIC | Boot-Mode Input 1                                         |  |

Table 3:Pinout of the phyCARD-Connector X2

<sup>&</sup>lt;sup>1</sup>: the OMAP35x does not feature an AC'97 interface. The AC'97 interface of the phyCARD-L is emulated with the multi-channel buffered Serial Port (McBSP). Thus it is only available with the BSP coming with the phyCARD-L

<sup>&</sup>lt;sup>2</sup>: can be selected by jumper (refer to *section 3*)

### **3** Jumpers

For configuration purposes, the phyCARD-L has 14 solder jumpers, some of which have been installed prior to delivery. *Figure 5* illustrates the numbering of the solder jumper pads, while *Figure 6* and *Figure 7* indicate the location of the solder jumpers on the board. 10 solder jumpers are located on the top side of the module (opposite side of connectors) and 4 solder jumpers are located on the bottom side of the module (connector side). *Table 4* below provides a functional summary of the solder jumpers which can be changed to adapt the phyCARD-L to your needs. It shows their default positions, and possible alternative positions and functions. A detailed description of each solder jumper can be found in the applicable chapter listed in the table.

#### Note:

Jumpers not listed should not be changed as they are installed with regard to the configuration of the phyCARD-L.



Figure 5: Typical jumper pad numbering scheme

If manual jumper modification is required please ensure that the board as well as surrounding components and sockets remain undamaged while de-soldering. Overheating the board can cause the solder pads to loosen, rendering the module inoperable. Carefully heat neighboring connections in pairs. After a few alternations, components can be removed with the solder-iron tip. Alternatively, a hot air gun can be used to heat and loosen the bonds. Please pay special attention to the "TYPE" column to ensure you are using the correct type of jumper (0 Ohms, 10k Ohms, etc...). The jumpers are either 0805 package or 0402 package with a 1/8W or better power rating.



*Figure 6: Jumper locations (top view)* 



*Figure 7: Jumper locations (bottom view)* 

| The jumpers ( $J =$ solder jumper) have the following functions: |  |
|------------------------------------------------------------------|--|
|------------------------------------------------------------------|--|

| Jumper        | Description                                                                                                                                                                                                                                                                                                                                                                                                                           | Туре         | Chapter |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------|--|
| J3, J2,<br>J1 | J3, J2 and J1 define the slave addresses (A0 to A2) of the serial memory U10 on the $I^2C2$ bus. In the high-nibble of the address, $I^2C$ memory devices have the slave ID 0xA. The low-nibble is build from A2, A1, A0 and the R/W bit.                                                                                                                                                                                             | 0R<br>(0402) |         |  |
| all 2+3       | A0 = 0, A1 = 1, A2= 0, => 0x4 / 0x5 (W/R) are<br>selected as the low-nibble of the EEPROM's<br>address                                                                                                                                                                                                                                                                                                                                |              | 7.2.1   |  |
|               | please refer to <i>Table 9</i> to find alternative addresses resulting from other combinations of jumpers J3, J2, and J1                                                                                                                                                                                                                                                                                                              |              |         |  |
| J5            | J5 connects pin 7 of the serial memory at U10<br>either to GND or to GPIO_112 of the OMAP35x.<br>On many memory devices pin 7 enables/disables<br>the activation of a write protect function.<br>It is not guaranteed that the standard serial<br>memory populating the phyCARD-L will have this<br>write protection function.<br><i>Please refer to the corresponding memory data</i><br><i>sheet for more detailed information.</i> |              | 7.2.2   |  |
| 2 + 3         | EEPROM U10 is not write protected                                                                                                                                                                                                                                                                                                                                                                                                     |              |         |  |
| 1+2           | Write protection of EEPROM U10 software controlled via GPIO_112                                                                                                                                                                                                                                                                                                                                                                       |              |         |  |
| open          | EEPROM U10 is write protected                                                                                                                                                                                                                                                                                                                                                                                                         |              |         |  |
| J6            | J6 selects rising, or falling edge strobe for the LVDS Deserializer at U8 used for the display connectivity of the phyCARD-L                                                                                                                                                                                                                                                                                                          |              |         |  |
| 1+2           | rising edge strobe used for the LVDS camera signals                                                                                                                                                                                                                                                                                                                                                                                   |              | 13.1    |  |
| 2+3           | falling edge strobe used for the LVDS camera signals                                                                                                                                                                                                                                                                                                                                                                                  |              |         |  |

| Jumper | Description                                                                                                                                                                                                   | Туре   | Chapter |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| J7     | J7 selects rising, or falling edge strobe for the LVDS Transmitter at U7 used for the display connectivity of the phyCARD-L.                                                                                  |        |         |
| 1+2    | falling edge strobe used for the LVDS display signals                                                                                                                                                         |        | 0       |
| 2+3    | rising edge strobe used for the LVDS display signals                                                                                                                                                          |        |         |
| J10    | J10 connects the reset input of the Fast Ethernet<br>Controller (U12) with GPIO_64. Thereby it is<br>possible to perform a reset of the Ehernet<br>Controller, not only by hardware, but also by<br>software. | (0805) |         |
| open   | Software reset of the Ethernet Controller disabled                                                                                                                                                            |        |         |
| closed | Software reset of the Ethernet Controller possible via GPIO_64                                                                                                                                                |        |         |
| J11    | J11 allows to connect GPIO_149 to the GPIO1/IRQ1 pin of the X-Arc bus (X2B47) instead of GPIO_145.                                                                                                            |        | 10      |
| 1+2    | GPIO1/IRQ1 connects to GPIO_149                                                                                                                                                                               |        |         |
| 2+3    | GPIO1/IRQ1 connects to GPIO_145                                                                                                                                                                               |        |         |
| J12    | J12 allows to connect GPIO_151 to the GPIO0/IRQ0 pin of the X-Arc bus (X2A46) instead of GPIO_144.                                                                                                            |        | 10      |
| 1+2    | GPIO0/IRQ0 connects to GPIO_151                                                                                                                                                                               |        |         |
| 2+3    | GPIO0/IRQ0 connects to GPIO_144                                                                                                                                                                               |        |         |
| J13    | J13 allows to connect GPIO_146 to the GPIO2/IRQ2/PWM pin of the X-Arc bus (X2A47) instead of GPIO_147.                                                                                                        |        | 10      |
| 1+2    | GPIO2/IRQ2/PWM connects to GPIO_146                                                                                                                                                                           |        |         |
| 2+3    |                                                                                                                                                                                                               |        |         |

Table 4:Jumper settings

### 4 Power

The phyCARD-L operates off of a single power supply voltage.

The following sections of this chapter discuss the primary power pins on the phyCARD-Connector X2 in detail.

### 4.1 Primary System Power (VDD\_3V3)

The phyCARD-L operates off of a primary voltage supply with a nominal value of +3.3V. On-board switching regulators generate the 1.15V, 1.2V and 1.8V voltage supplies required by the OMAP35x MCU and on-board components from the primary 3.3V supplied to the SBC.

For proper operation the phyCARD-L must be supplied with a voltage source of  $3.3V \pm 5\%$  with 1.5 A load at the VCC pins on the phyCARD-Connector X2.

VDD\_3V3: X2 1A, 2A, 3A, 1B, 2B, 3B

Connect all +3.3V VCC input pins to your power supply and at least the matching number of GND pins.

Corresponding GND: X2 4A, 8A, 13A, 4B, 8B, 13B

Please refer to *section 2* for information on additional GND Pins located at the phyCARD-Connector X2.

#### **Caution:**

As a general design rule we recommend connecting all GND pins neighboring signals which are being used in the application circuitry. For maximum EMI performance all GND pins should be connected to a solid ground plane.

## 4.2 Standby Voltage (VSTBY)

For applications requiring a standby mode a secondary voltage source of 3.3V can be attached to the phyCARD-L at pin X2B6. This voltage source is supplying the core and on-chip peripherals of the OMAP35x (e.g. on-chip memory, multimedia accelerator, USB controller, etc.), as well as the PoP memory devices (SDRAM, NAND Flash) while the primary system power (VDD\_3V3) is removed. Applications not requiring a standby mode can connect the VSTBY pin to the primary system power supply (VCC = 3.3V), or can leave it open.

## 4.3 On-board Voltage Regulator (U1)

The phyCARD-L provides an on-board switching regulator (U1) to source the four different voltages (1.15V, 1.2V and 1.8V) required by the processor and on-board components.

Figure 8 presents a graphical depiction of the powering scheme.

The switching regulator has a single input voltage rail VDD\_BKUP as can be seen in

Figure 8. VDD\_BKUP is supplied from the primary voltage input pins (VDD\_3V3) and the secondary voltage input pin VSTBY. Not all devices on the phyCARD-L are supplied from the switching regulator. Some, such as the Ethernet Controller, the LVDS Transmitter, etc. are directly connected to the primary voltage input pins VDD\_3V3. The following list summarizes the relation between the different voltage rails and the devices on the phyCARD-L:

External voltages: VDD\_3V3 and VSTBY (optional)

- VDD\_3V3: Ethernet Controller, LVDS Transmitter, LVDS Deserializer
- VDD\_3V3 or VSTBY VDD\_BKUP: Voltage Regulator

Internally generated voltages: 1V15, 1V2, 1V8

- 1V15 OMAP35x Core Power Supply.
- 1V2 OMAP35x MPU&IVA Power Supplies.
- 1V8 OMAP35x PLL Power Supply.
- 1V8 OMAP35x MMC Power Supply.
- 1V8 OMAP35x, 32kHz and 26MHz oscillators, EEPROM, USB Transceivers, Ethernet controller, Display LVDS Transmitter.



Figure 8: Power Supply Diagram

#### 4.4 Supply Voltage for external Logic

The voltage level of the phyCARDs logic circuitry is VDD\_IO (1.8V) which is generated on-board. In order to allow connecting external devices to the phyCARD-L without the need of another voltage source in addition to the primary supply this voltage is brought out at pins X2A5 and X2B5 of the phyCARD-Connector.

Use of level shifters supplied with VDD\_IO allows converting the signals according to the needs on the custom target hardware. Alternatively signals can be connected to an open drain circuitry with a pull-up resistor attached to VDD\_IO.

## 5 Power Management

The phyCARD-L was designed to support applications requiring a power management. Three pins of the X-Arc bus are designated for this purpose. X\_nPWR\_OFF and X\_nSUSP\_RAM are output pins which can be used to indicate the power status of the phyCARD-L, whereas X\_nWKUP is an input pin to apply a wake up signal to the phyCARD-L.

All three pins lead to GPIOs of the OMAP35x. Thus their functionality can be programmed to your needs.

The following table shows the location of the power management pins on the phyCARD-Connector and the corresponding GPIOs of the OMAP35x.

| Pin # | Signal      | I/O | SL     | Description                                                   |
|-------|-------------|-----|--------|---------------------------------------------------------------|
| X2A48 | X_nWKUP     | Ι   | VDD_IO | Wakeup Interrupt Input<br>(µC port GPIO_146)                  |
| X2B26 | X_nSUSP_RAM | OC  | VDD_IO | Suspend to RAM Open<br>Collector Output<br>(µC port GPIO_134) |
| X2B29 | X_nPWR_OFF  | OC  | VDD_IO | Power Off Open<br>Collector Output (µC<br>port GPIO_133)      |

Table 5:Power Management Pins

With the two output signals X\_nPWR\_OFF (pin X2B29) and X\_nSUSP\_RAM (pin X2B26) three different power states can be defined.

| Power State<br>Signal | Power On | Standby | Off |
|-----------------------|----------|---------|-----|
| X_nSUSP_RAM           | High     | Low     | Х   |
| X_nPWR_OFF            | High     | High    | Low |
| VDD_3V3               | On       | Off     | Off |
| VSTBY                 | Х        | On      | Off |

X=don't care

Table 6:Power States

Please refer to the chapter "Power Management" in the phyCARD Design-In Guide for more information about the implementation of the power management into your design.

#### **Caution:**

According to the specification for the phyCARD family writing custom software to utilize pins X\_nSUSP\_RAM and X\_nPWR\_OFF requires them to be configured as Open Collector Output.

Use of the power management features of the PMIC at U1 allows for a higher granularity in control of the power consumption. To implement power management with the PMIC it can be programmed via an  $I^2C$  interface. The TPS65023 can be accessed at  $I^2C$  address 0x90 / 0x91 (write/read). Please refer to the *TPS65023 User's Guide* for more information.

## 6 System Configuration and Booting

Although most features of the OMAP35x microcontroller are configured and/or programmed during the initialization routine, other features, which impact program execution, must be configured prior to initialization via pin termination.

The system start-up configuration includes:

- Clock/PLL configuration
- Boot device select and boot sequence configuration

During the reset cycle the operational system boot mode of the OMAP35x processor is determined by the configuration of the seven external input pins, SYS\_BOOT[6:0].

Six external pins (SYS\_BOOT[5:0]) are used to select interfaces or devices for booting. Where SYS\_BOOT[5] switches between memory (0) and peripheral (1) booting and SYS\_BOOT[4:0] define the booting sequence of the interfaces or devices. The settings of these pins control where the system is boot from. They are accessible via boot pins X\_CONFIG[1:0] (X2B50 and X2A50) of the phyCARD-L.

The boot mode input X\_CONFIG0 (X2A50) is connected to SYS\_BOOT[5] and allows to choose memory or peripheral boot. If left open SYS\_BOOT[5] is low. If X\_CONFIG0 is connected to high or low level SYS\_BOOT[5] is the inverse of the input level.

The boot mode input X\_CONFIG1 (X2B50) is attached to SYS\_BOOT[4:0]. It is provided for future features and must not be used. It should be left open. A resistor array on the phyCARD-L is used to preconfigure SYS\_BOOT[4:0].

The SYS\_BOOT[6] pin is used to select whether the internal oscillator is bypassed. It is fixed to high (oscillator bypassed) in the phyCARD-L.

phyCARD-L [PCA-A-L1-xxx]

The following table shows the different boot modes applicable for the phyCARD-L.

| Boot Mode Select.                                                           | Boot Mode Select.                                                        | Boot Mode/Device                        |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------|
| $\begin{array}{l} SYS\_BOOT[5] \triangleq \\ \neg X\_CONFIG0^1 \end{array}$ | $\begin{array}{l} SYS\_BOOT[4:0] \triangleq \\ X\_CONFIG1^2 \end{array}$ |                                         |
| 0:<br>$X_CONFIG0 = 1$ ,<br>or open                                          | 01111                                                                    | Memory Boot :<br>NAND/USB/UART3/MMC1    |
| 1:<br>$X_CONFIG0 = 0$                                                       | 01111                                                                    | Peripheral Boot:<br>USB/UART3/MMC1/NAND |

Table 7:Boot Modes of OMAP35x module

The standard phyCARD-L module with 256MB NAND Flash comes with a boot configuration of '001111', so the system will boot from the NAND Flash.

 <sup>&</sup>lt;sup>1</sup>: Due to a circuitry on the phyCARD-L SYS\_BOOT[5] is low if X\_CONFIG0 is left open.
 <sup>2</sup>: X CONFIG1 must not be used and should be left open. It is provided for future features

<sup>&</sup>lt;sup>2</sup>: X\_CONFIG1 must not be used and should be left open. It is provided for future features. A resistor array on the phyCARD-L is used to preconfigure SYS\_BOOT[4:0]. Customer specific assembly allows to choose other boot modes. Please contact our sales team.

## 7 System Memory

The phyCARD-L provides three types of on-board memory:

| • | PoP memory device:                         |          | NAND Flash <sup>1</sup> and LP DDR SDRAM |
|---|--------------------------------------------|----------|------------------------------------------|
| • | NAND Flash (VFBGA):<br>(as an alternative) | 64 MByte | (up to 1 GByte)                          |
| • | I <sup>2</sup> C-EEPROM:                   | 4 KB     | (up to 32 KByte)                         |

The following sections of this chapter detail each memory type used on the phyCARD-L.

## 7.1 LP-DDR-SDRAM and NAND Flash

The system memory of the phyCARD-L is comprised of SDRAM and NAND Flash in a PoP (Package On Package) MCP (Multi Chip Package) or a combination of SDRAM in a POP package and NAND Flash in a VFBGA package.

The PoP memory devices are connected to the special SDRC and GPMC interfaces of the OMAP35x processor, configured for 32-bit access, and operating at the maximum frequency of 200MHz.

The SDRAM (LPDDR) memory is accessed via the SDRAM controller (SDRC) of the OMAP35x.

Typically the LP-DDR-SDRAM initialization is performed by a boot loader or operating system following a power-on reset and must not be changed at a later point by any application code. When writing custom code independent of an operating system or boot loader, SDRAM must be initialized by accessing the appropriate SDRAM configuration registers on the OMAP35x controller. Refer to the OMAP35x Reference Manual for accessing and configuring these registers.

<sup>&</sup>lt;sup>1</sup>: Please contact PHYTEC for more information about additional module configurations.

phyCARD-L [PCA-A-L1-xxx]

As well the NAND Flash memory in the PoP package as the discrete NAND Flash at U20 are connected to the GPMC bus. This chip select signal is used for boot operation. The discrete NAND Flash is an alternative to the PoP NAND Flash. It can not be added as extension memory.

Use of Flash as non-volatile memory on the phyCARD-L provides an easily reprogrammable means of code storage. The following Flash devices can be used on the phyCARD-L:

| Manufacturer | NAND Flash P/N                                        | Density   |
|--------------|-------------------------------------------------------|-----------|
| MICRON       | POP: MT29C2G48MAKLCJI-6-IT<br>NAND: MT29F2G16ABDHC-ET | 256 MByte |

Table 8:Compatible NAND Flash devices

Additionally, any POP memory parts that are footprint and functionally compatible with the devices listed above may also be used with the phyCARD-L.

These Flash devices are programmable with 1.8 V. No dedicated programming voltage is required.

As of the printing of this manual these NAND Flash devices generally have a life expectancy of at least 100,000 erase/program cycles and a data retention rate of 10 years.

## **7.2 I**<sup>2</sup>**C EEPROM** (U10)

The phyCARD-L is populated with a ST  $24W32C^1$  non-volatile 4 KByte EEPROM with an I<sup>2</sup>C interface at U10. This memory can be used to store configuration data or other general purpose data. This device is accessed through I<sup>2</sup>C port 2 on the OMAP35x. The control registers for I<sup>2</sup>C port 2 are mapped between addresses 0x4807 2004 and 0x4807 2054. Please see the *OMAP35x Reference Manual* for detailed information on the registers.

<sup>&</sup>lt;sup>1</sup>: See the manufacturer's data sheet for interfacing and operation.

Three solder jumpers are provided to set the lower address bits: J1, J2 and J3. Refer to *section 7.2.1* for details on setting these jumpers.

Write protection to the device is accomplished via jumper J5. Refer to *section 7.2.2* for further details on setting this jumper.

#### 7.2.1 Setting the EEPROM Lower Address Bits (J3, J2, J1)

The 4 KB I<sup>2</sup>C EEPROM populating U10 on the phyCARD-L module has the capability of configuring the lower address bits A0, A1, and A2. The four upper address bits of the device are fixed at '1010' (see ST 24W32C data sheet). The remaining three lower address bits of the seven bit I<sup>2</sup>C device address are configurable using jumpers J1, J2 and J3. J3 sets address bit A0, J2 address bit A1, and J1 address bit A2.

*Table 9* below shows the resulting seven bit I<sup>2</sup>C device address for the eight possible jumper configurations.

| U10 I <sup>2</sup> C Device Address | J1                  | J2                  | J3    |
|-------------------------------------|---------------------|---------------------|-------|
| 1010 010                            | <b>2</b> + <b>3</b> | <b>2</b> + <b>3</b> | 2 + 3 |
| 1010 011                            | 2 + 3               | 2 + 3               | 1 + 2 |
| 1010 000                            | 2 + 3               | 1 + 2               | 2 + 3 |
| 1010 001                            | 2 + 3               | 1 + 2               | 1 + 2 |
| 1010 110                            | 1 + 2               | 2 + 3               | 2 + 3 |
| 1010 111                            | 1 + 2               | 2 + 3               | 1 + 2 |
| 1010 100                            | 1 + 2               | 1 + 2               | 2 + 3 |
| 1010 101                            | 1 + 2               | 1 + 2               | 1 + 2 |

Table 9: U10 EEPROM I<sup>2</sup>C address via J1, J2, and  $J3^{1}$ 

<sup>1</sup>: Defaults are in **bold blue** text

#### **7.2.2 EEPROM Write Protection Control (J5)**

Jumper J5 controls write access to the EEPROM (U10) device. Closing this jumper at 2 + 3 allows write access to the device, while removing this jumper will cause the EEPROM to enter write protect mode, thereby disabling write access to the device. As an additional option the write protect function of the EEPROM can be controlled by software via GPIO\_112. To utilize this feature jumper J5 must be closed at 1 + 2.

The following configurations are possible:

| EEPROM Write Protection State                     | J5    |
|---------------------------------------------------|-------|
| Write access allowed                              | 2 + 3 |
| Write protect is software controlled via GPIO_112 | 1+2   |
| Write protected                                   | open  |

*Table 10: EEPROM write protection states via*  $J5^1$ 

#### 7.3 Memory Model

There is no special address decoding device on the phyCARD-L, which means that the memory model is given according to the memory mapping of the OMAP35x. Please refer to the *OMAP35x Reference Manual* for more information on the memory mapping.

<sup>&</sup>lt;sup>1</sup>: Defaults are in **bold blue** text

# 8 SD / MMC Card Interfaces

The X-Arc bus features an SD / MMC Card interface. On the phyCARD-L the interface signals extend from the controllers first Multimedia Card / Secure Digital / Secure Digital I/O (MMC/SD/SDIO) Host Controller (MMC1) to the phyCARD-Connector. *Table 11* shows the location of the different interface signals on the phyCARD-Connector. The MMC/SD/SDIO Host Controller is fully compatible with the SD Memory Card Specification 2.0 and SD I/O Specification 1.1 with 1 and 4 channel(s) (refer to the *OMAP35x Reference Manual* for more information).

Due to compatibility reasons a card detect signal (X\_SDIO\_CD) is added to the SD / MMC Card Interface. This signal connects to port GPIO\_126 of the OMAP35x.

| Pin # | Signal     | I/O | SL     | Description                                      |
|-------|------------|-----|--------|--------------------------------------------------|
| X2A31 | X_SDIO_D0  | I/O | VDD_IO | SD/MMC Data line both<br>in 1-bit and 4-bit mode |
| X2A32 | X_SDIO_D2  | I/O | VDD_IO | SD/MMC Data line both<br>in 1-bit and 4-bit mode |
| X2A33 | X_SDIO_CLK | 0   | VDD_IO | SD/MMC Clock for<br>MMC/SD/SDIO                  |
| X2B31 | X_SDIO_D1  | I/O | VDD_IO | SD/MMC Data line both<br>in 1-bit and 4-bit mode |
| X2B32 | X_SDIO_D3  | I/O | VDD_IO | SD/MMC Data line both<br>in 1-bit and 4-bit mode |
| X2B33 | X_SDIO_CMD | 0   | VDD_IO | SD/MMC Command for<br>MMC/SD/SDIO                |
| X2B46 | X_SDIO_CD  | Ι   | VDD_IO | SD/MMC Card Detect for<br>MMC/SD/SDIO            |

 Table 11:
 Location of SD/ MMC Card interface signals

#### Note:

The signal level of the SD / MMC card interface is 1.8V. Thus integration of an SD / MMC card slot on custom target hardware requires level shifters supplied with VDD\_IO (X2A5 and X2B5) at one of the supply rails.

Please refer to the chapter "SD / MMC" in the phyCARD Design-In Guide for more information about connecting an SD / MMC Card slot to the phyCARD-L.

### 9 Serial Interfaces

The phyCARD-L provides seven serial interfaces some of which are equipped with a transceiver to allow direct connection to external devices:

- 1. High speed UART (TTL, derived from UART3 of the OMAP35x) with up to 3.6 Mbit/s and hardware flow control (RTS and CTS signals)
- 2. High speed USB OTG interface consisting of the OMAP35x USB OTG interface and an additional USB transceiver
- 3. High speed USB HOST interface based on the OMAP35x USB Host interface and an additional USB transceiver
- 4. Auto-MDIX enabled 10/100 Ethernet interface implemented with an Ethernet controller attached to the OMAP35x GPMC interface
- 5.  $I^2C$  interface (derived from third  $I^2C$  port of the OMAP35x)
- 6. Serial Peripheral Interface (SPI) interface (extended from the first SPI module of the OMAP35x)
- 7. Synchronous Serial Interface (SSI) with AC'97 support (originating from the synchronous serial interface (McBSP) of the OMAP35x)<sup>1</sup>

The following sections of this chapter detail each of these serial interfaces and any applicable configuration jumpers.

#### **Caution:**

Please pay special attention to the Signal Level (SL) column in the following tables. Some of the serial interfaces signal level is VDD\_IO, which is 1.8V and which is not identical with the voltage level of the primary supply voltage of the phyCARD-L. When connecting these interfaces to external devices level shifters supplied with VDD\_IO (X2A5 and X2B5) at one of the supply rails should be used.

<sup>&</sup>lt;sup>1</sup>: Since the OMAP35x does not support AC'97 protocol, the AC'97 interface on the phyCARD-L is software emulated. The emulation is part of the BSP delivered with the phyCARD-L.

Please refer to the phyCARD Design-In Guide (LAN-051) for more information about using the serial interfaces of the phyCARD-L in customer applications.

#### 9.1 Universal Asynchronous Interface

The phyCARD-L provides a high speed universal asynchronous interface with up to 3.6 Mbit/s and hardware flow control (RTS and CTS signals). The following table shows the location of the signals on the phyCARD-Connector.

| Pin # | Signal     | I/O | SL     | Description                       |
|-------|------------|-----|--------|-----------------------------------|
| X2A39 | X_UART_TXD | 0   | VDD_IO | Serial transmit signal UART 3     |
| X2A40 | X_UART_RTS | 0   | VDD_IO | Request to send<br>UART 3         |
| X2B39 | X_UART_RXD | Ι   | VDD_IO | Serial data receive signal UART 3 |
| X2B40 | X_UART_CTS | Ι   | VDD_IO | Clear to send UART 3              |

Table 12:Location of the UART signals

The signals extend from UART3 of the OMAP35x directly to the phyCARD-Connector without conversion to RS-232 level. External RS-232 transceivers must be attached by the user if RS-232 levels are required.

## 9.2 USB-OTG Transceiver (U16)

The phyCARD-L is populated with an NXP ISP1504 USB On-The-Go High-Speed transceiver at U16 which is capable of high speed, full speed, and low speed data transmission. The ISP1504 functions as the transceiver for the OMAP35x High Speed USB OTG Controller (HSUSB0). An external USB Standard-A (for USB host), USB Standard-B (for USB device), or USB mini-AB (for USB OTG) connector is all that is needed to interface the phyCARD-L USB OTG functionality. The applicable interface signals can be found on the phyCARD-Connector as shown in *Table 13*.

| Pin # | Signal        | I/O | SL      | Description                                                  |
|-------|---------------|-----|---------|--------------------------------------------------------------|
| X2A23 | X_USBOTG_PWR  | 0   | VDD_3V3 | USB-OTG Power<br>switch output open<br>drain                 |
| X2A24 | X_USBOTG_OC   | Ι   | VDD_3V3 | USB-OTG over<br>current input signal                         |
| X2A26 | X_USBOTG_VBUS | Ι   | 5V      | USB VBUS Voltage                                             |
| X2A27 | X_USBOTG_DM   | I/O |         | USB transceiver cable interface, D-                          |
| X2A28 | X_USBOTG_DP   | I/O |         | USB transceiver<br>cable interface, D+                       |
| X2A29 | X_USBOTG_UID  | Ι   |         | USB on the go<br>transceiver cable ID<br>resistor connection |

Table 13:Location of the USB-OTG signals

### 9.3 USB-Host Transceiver (U15)

The USB Host connectivity of the phyCARD-L is achieved with an SMSC USB3320 High-Speed USB transceiver at U23 supporting high speed, full speed, and low speed data rates. The USB3320 functions as the transceiver for the first High Speed Host Controller (HSUSB1) of the OMAP35x. An external USB Standard-A (for USB host connector is all that is needed to interface the phyCARD-L USB Host functionality. The applicable interface signals (D+,D-, /PSW, FAULT) can be found on the phyCARD-Connector.

| Pin # | Signal     | I/O | SL      | Description                                |
|-------|------------|-----|---------|--------------------------------------------|
| X2B23 | X_USBH_PRW | 0   | VDD_3V3 | USB-HOST Power<br>switch output open drain |
| X2B24 | X_USBH_OC  | Ι   | VDD_3V3 | USB-HOST over current input signal         |
| X2B27 | X_USBH_DM  | I/O |         | USB HOST transceiver cable interface, D-   |
| X2B28 | X_USBH_DP  | I/O |         | USB HOST transceiver cable interface, D+   |

Table 14:Location of the USB-Host signals

## 9.4 Ethernet Interface

Connection of the phyCARD-L to the world wide web or a local area network (LAN) is possible using the on-board FEC (Fast Ethernet Controller) at U12. It is connected to the GPMC interface of the OMAP35x. The FEC operates with a data transmission speed of 10 or 100 Mbit/s.

### 9.4.1 Ethernet Controller (U12)

With an Ethernet controller mounted at U12 the phyCARD-L has been designed for use in 10Base-T and 100Base-T networks. The 10/100Base-T interface with its LED signals extends to phyCARD-Connector X2.

| Pin # | Signal      | I/O   | SL      | Description                                                                  |
|-------|-------------|-------|---------|------------------------------------------------------------------------------|
| X2A19 | X_ETH_SPEED | 0     | VDD_3V3 | Ethernet Speed<br>Indicator (Open Drain)                                     |
| X2A20 | X_ETH_TX+   | O (I) | VDD_3V3 | Transmit positive output<br>(normal)<br>Receive positive input<br>(reversed) |
| X2A21 | X_ETH_TX-   | O (I) | VDD_3V3 | Transmit negative<br>output (normal)<br>Receive negative input<br>(reversed) |
| X2B19 | X_ETH_LINK  | 0     | VDD_3V3 | Ethernet Speed<br>Indicator (Open Drain)                                     |
| X2B20 | X_ETH_RX+   | I (O) | VDD_3V3 | Receive positive input<br>(normal)<br>Transmit positive output<br>(reversed) |
| X2B21 | X_ETH_RX-   | I (O) | VDD_3V3 | Receive negative input<br>(normal)<br>Transmit negative<br>output (reversed) |

phyCARD-L [PCA-A-L1-xxx]

The Ethernet controller's integrated PHY supports HP Auto-MDIX technology, eliminating the need for the consideration of a direct connect LAN cable, or a cross-over patch cable. It detects the TX and RX pins of the connected device and automatically configures the PHY TX and RX pins accordingly. The Ethernet controller also features an Auto-negociation to automatically determine the best speed and duplex mode.

The Ethernet controller is connected to chip select CS5 of the General-Purpose Memory Controller (GPMC). Please refer to the OMAP35x *Reference Manual* for more information on how to configure the address space for CS5 etc.

In order to connect the module to an existing 10/100Base-T network some external circuitry is required. The required 49,9 Ohm +/-1% termination resistors on the analog signals (ETH\_RX±, ETH\_TX±) are already populated on the module. Connection to an external Ethernet magnetics should be done using very short signal traces. The TPI+/TPI- and TPO+/TPO- signals should be routed as 100 Ohm differential pairs. The same applies for the signal lines after the transformer circuit. The carrier board layout should avoid any other signal lines crossing the Ethernet signals.

An example for the external circuitry is shown in the phyCARD's Design Guide.

If you are using the applicable Carrier Board for the phyCARD-L (part number PBA-A-01), the external circuitry mentioned above is already integrated on the board (refer to *section 17.3.4*).

#### **Caution!**

Please see the datasheet of the Ethernet controller as well as the phyCARD's Design Guide (LAN-051) when designing the Ethernet transformer circuitry.

#### 9.4.2 Software Reset of the Ethernet Controller (J10)

The Ethernet controller at U12 can be reset either by hardware, or software reset. The reset input of the Ethernet controller is permanently connected to the global reset signal of the phyCARD-L, which can be performed by either the on-board switching regulator at U1 or via pin X2A7 of the phyCARD-Connector. Jumper J10 connects the reset input of the Ethernet controller with GPIO\_64. This allows to also reset the Ethernet controller by software. J10 is not mounted. To enable a software reset of the Ethernet controller J10 must be closed.

The following configurations are possible:

| Software reset of the Ethernet controller | J10    |
|-------------------------------------------|--------|
| Software reset disabled                   | open   |
| Software reset possibel via GPIO_64       | closed |

Table 16:Software Reset of the Ethernet Controller 1

#### 9.4.3 MAC Address

In a computer network such as a local area network (LAN), the MAC (Media Access Control) address is a *unique* computer hardware number. For a connection to the Internet, a table is used to convert the assigned IP number to the hardware's MAC address.

In order to guarantee that the MAC address is unique, all addresses are managed in a central location. PHYTEC has acquired a pool of MAC addresses. The MAC address of the phyCARD-L is located on the bar code sticker attached to the module. This number is a 12-digit HEX value.

An EEPROM at U13 is used to store the MAC address.

<sup>&</sup>lt;sup>1</sup> Defaults are in **bold blue** text

## 9.5 I<sup>2</sup>C Interface

The Inter-Integrated Circuit ( $I^2C$ ) interface is a two-wire, bidirectional serial bus that provides a simple and efficient method for data exchange among devices. The OMAP35x contains three identical and independent multimaster high-speed  $I^2C$  modules. The interface of the third module is available on the phyCARD-Connector. Whereas the first module connects the on-board PMIC (U1) (refer to *section 4.3*) and the second module connects to the on-board EEPROM (refer to *section 7.2*). The following table lists the  $I^2C$  port on the phyCARD-Connector:

| Pin # | Pin # Signal |     | SL     | Description                   |  |
|-------|--------------|-----|--------|-------------------------------|--|
| X2A17 | X_I2C_SCL    | 0   | VDD_IO | I <sup>2</sup> C Clock Output |  |
| X2B17 | X_I2C_SDA    | I/O | VDD_IO | I <sup>2</sup> C Data         |  |

Table 17: $I^2C$  Interface Signal Location

### 9.6 SPI Interface

The Serial Peripheral Interface (SPI) interface is a four-wire, bidirectional serial bus that provides a simple and efficient method for data exchange among devices. 6 pins of the X-Arc bus are designated to the SPI interface (refer to *Table 2*). In addition to the four standard signals a second chip select and the SPI ready signal are provided at the X-Arc bus. The later signal allows to also use SPI devices with "5-wire protocol". The OMAP35x contains four SPI modules. The interface signals of the first module (McSPI1) are made available on the phyCARD-Connector. This module is Master/Slave configurable. The OMAP35x does not provide the SPI ready signal. Because of that a third chip select signal (McSPI1\_CS2) is attached to pin X2A36 instead. The following table lists the SPI signals on the phyCARD-Connector:

| Pin # | Signal     | I/O | SL     | Description                           |  |  |  |
|-------|------------|-----|--------|---------------------------------------|--|--|--|
| X2A35 | X_SPI_CS0  | Ο   | VDD_IO | McSPI1 Chip select 0                  |  |  |  |
| X2B35 | X_SPI_CS1  | 0   | VDD_IO | McSPI1 Chip select 1                  |  |  |  |
| X2A36 | X_SPI_RDY  | 0   | VDD_IO | McSPI1 Chip select 2                  |  |  |  |
| X2A37 | X_SPI_CLK  | 0   | VDD_IO | McSPI1 clock                          |  |  |  |
| X2B36 | X_SPI_MOSI | I/O | VDD_IO | McSPI1 Master data out; slave data in |  |  |  |
| X2B37 | X_SPI_MISO | I/O | VDD_IO | McSPI1 Master data in; slave data out |  |  |  |

Table 18:SPI Interface Signal Location

### 9.7 Synchronous Serial Interface (SSI)

The multi-channel buffered Serial Port (McBSP) interface of the phyCARD-L is a full-duplex, serial interface that allows to communicate with a variety of serial devices, such as standard codecs, digital signal processors (DSPs), microprocessors, peripherals, and popular industry audio codecs that implement the inter-IC sound bus standard (I<sup>2</sup>S) and Intel AC'97 standard. The OMPA35x provides five instances of the MCBSP module. On the phyCARD-L McBSP2 is brought out to the phyCARD-Connector.

With reference to the X-Arc bus specification, the main purpose of this interface is to connect to an external codec, such as  $AC'97^{1}$ . Four signals extend from the OMAP35x McBSP module to the phyCARD-(X AC97/HDA SDOUT, X AC97/HDA SDIN, Connector X AC97/HDA BITCLK, X AC97/HDA SYNC). X AC97/HDA INT/SEL X AC97/HDA nRST and are two functionality of this additional pins assisting the interface. X AC97/HDA INT/SEL is used as input and output. As output it signals which codec is supported by the phyCARD. Use of this pin as an input enables to attach an external interrupt to GPIO 160.

<sup>&</sup>lt;sup>1</sup>: Since the OMAP35x does not support AC97 protocol, the AC97 interface on the phyCARD-L is software emulated. The emulation is spart of the BSP delivered with the phyCARD-L.

phyCARD-L [PCA-A-L1-xxx]

X\_AC97/HDA\_nRST is connected to GPIO\_156 of the OMAP35x allowing to perform a software reset for the device attached to the interface. Please also read the phyCARD Design-In Guide for more information about how to use the AC'97 interface.

| Pin # | Signal             | I/O | SL     | Description              |
|-------|--------------------|-----|--------|--------------------------|
| X2A42 | X_AC97/HDA_INT/SEL | I/O | VDD_IO | AC'97 Interrupt Input    |
| X2A43 | X_AC97/HDA_SDOUT   | 0   | VDD_IO | AC'97 Transmit<br>Output |
| X2A44 | X_AC97/HDA_SDIN    | Ι   | VDD_IO | AC'97 Receive Input      |
| X2B42 | X_AC97/HDA_BITCLK  | Ι   | VDD_IO | AC'97 Clock              |
| X2B43 | X_AC97/HDA_SYNC    | 0   | VDD_IO | AC'97 SYNC               |
| X2B44 | X_AC97/HDA_nRST    | 0   | VDD_IO | AC'97 Reset              |

 Table 19:
 SSI Interface Signal Location

# 10 General Purpose I/Os

The X-Arc bus provides 3 GPIO / IRQ signals. *Table 20* shows the location of the GPIO / IRQ pins on the phyCARD-Connector, as well as the corresponding ports of the OMAP35x.

| Pin # | Signal           | I/O | SL     | Description                                                                                          |
|-------|------------------|-----|--------|------------------------------------------------------------------------------------------------------|
| X2A46 | X_GPIO0/IRQ0     | I/O | VDD_IO | $\begin{array}{l} GPIO0\_IRQ0 \ connected \\ to \ \mu C \ GPIO\_144 \ or \\ GPIO\_151^1 \end{array}$ |
| X2A47 | X_GPIO2/IRQ2/PWM | I/O | VDD_IO | $\begin{array}{l} GPIO2\_IRQ2 \ connected \\ to \ \mu C \ GPIO\_147 \ or \\ GPIO\_146^1 \end{array}$ |
| X2B47 | X_GPIO1/IRQ1     | I/O | VDD_IO | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                 |

Table 20:Location of GPIO and IRQ pins

As can be seen in the table above the voltage level is VDD\_IO, which is 1.8 V. In other words VDD\_IO is not identical with the supply voltage of the phyCARD-L. To avoid mismatch of the different voltage levels external devices connected to these pins should be supplied by VDD\_IO available at X2A5 and X2B5 (refer to *section 4.4*). Alternatively an open drain circuit with a pull-up resistor attached to VDD\_IO can be connected to the GPIOs of the phyCARD-L.

Please refer to the chapter "GPIOs" in the phyCARD Design-In Guide for more information about how to integrate the GPIO pins in your design.

<sup>&</sup>lt;sup>1</sup>: can be selected by jumper (refer to *section 3*)

Three jumpers (J11, J12 and J13) allow to choose different GPIOs of the OMAP35x to be connected to the GPIO\_IRQ pins of the X-Arc bus. The following table shows the possible configurations.

| Jumper | Description                                                                                            | Туре |
|--------|--------------------------------------------------------------------------------------------------------|------|
| J11    | J11 allows to connect GPIO_149 to the GPIO1/IRQ1 pin of the X-Arc bus (X2B47) instead of GPIO_145.     |      |
| 1+2    | GPIO1/IRQ1 connects to GPIO_149                                                                        |      |
| 2+3    | GPIO1/IRQ1 connects to GPIO_145                                                                        |      |
| J12    | J12 allows to connect GPIO_151 to the GPIO0/IRQ0 pin of the X-Arc bus (X2A46) instead of GPIO_144.     |      |
| 1+2    | GPIO0/IRQ0 connects to GPIO_151                                                                        |      |
| 2+3    | GPIO0/IRQ0 connects to GPIO_144                                                                        |      |
| J13    | J13 allows to connect GPIO_146 to the GPIO2/IRQ2/PWM pin of the X-Arc bus (X2A47) instead of GPIO_147. |      |
| 1+2    | GPIO2/IRQ2/PWM connects to GPIO_146                                                                    |      |
| 2+3    | GPIO2/IRQ2/PWM connects to GPIO_147                                                                    |      |

 Table 21:
 Possible GPIO configurations

## 11 Debug Interface (X1)

The phyCARD-L is equipped with a JTAG interface for downloading program code into the external flash, internal controller RAM or for debugging programs currently executing. The JTAG interface extends to a 2.0 mm pitch pin header at X1 on the edge of the module PCB. *Figure 9* and *Figure 10* show the position of the debug interface (JTAG connector X1) on the phyCARD-L module.



*Figure 9: JTAG interface at X1 (top view)* 



*Figure 10: JTAG interface at X1 (bottom view)* 

Pin 1 of the JTAG connector X1 is on the connector side of the module. Pin 2 of the JTAG connector is on the controller side of the module.

#### Note:

The JTAG connector X1 only populates phyCARD-L modules with order code PCA-A-L1-D. JTAG connector X1 is not populated on phyCARD modules with order code PCA-A-L1. We recommend integration of a standard (2 mm pitch) pin header connector in the user target circuitry to allow easy program updates via the JTAG interface.

| Signal   | Pin Ro | )W* | Signal                |  |  |  |
|----------|--------|-----|-----------------------|--|--|--|
| Signai   | А      | В   |                       |  |  |  |
| VSUPPLY  | 2      | 1   | TREF                  |  |  |  |
| (VDD_IO) |        |     | (VDD_IO via 100 Ohms) |  |  |  |
| GND      | 4      | 3   | X_JTAG_nTRST          |  |  |  |
| GND      | 6      | 5   | X_JTAG_TDI            |  |  |  |
| GND      | 8      | 7   | X_JTAG_TMS            |  |  |  |
| GND      | 10     | 9   | X_JTAG_TCK            |  |  |  |
| GND      | 12     | 11  | X_JTAG_RTCK           |  |  |  |
| GND      | 14     | 13  | X_JTAG_TDO            |  |  |  |
| GND      | 16     | 15  | SYS_nRESPWRON         |  |  |  |
| GND      | 18     | 17  | X_JTAG_EMU0           |  |  |  |
| GND      | 20     | 19  | X_JTAG_EMU1 (10k Ohm  |  |  |  |
|          |        |     | pulldown)             |  |  |  |

See the following for details on the JTAG signal pin assignment.

Table 22:JTAG connector X1 signal assignment

**\*Note:** Row A is on the controller side of the module and row B is on the connector side of the module

PHYTEC offers a JTAG-Emulator adapter (order code JA-002) for connecting the phyCARD-L to a standard emulator. The JTAG-Emulator adapter extends the signals of the module's JTAG connector to a standard ARM connector with 2 mm pin pitch. The JA-002 therefore functions as an adapter for connecting the module's non-ARM-compatible JTAG connector X1 to standard Emulator connectors.

## 12 LVDS Display Interface

The phyCARD-L uses a SN65LVDS83B 4-Channel 24-Bit LVDS Transmitter (U7) to generate LVDS-Signals from the parallel TTL Display Interface. Thus you can connect a LVDS-Display to the phyCARD-L. The location of the applicable interface signals (X\_DIS\_LVDS\_TX0-3+, X\_DIS\_LVDS\_TX0-3-, X\_DIS\_LVDS\_TXCLK+ and X\_DIS\_LVDS\_TXCLK-) can be found in the table below.

| Pin #          | Signal                      | I/O | SL   | Description     |
|----------------|-----------------------------|-----|------|-----------------|
| X2A9           | X DIS LVDS TX0+             | 0   | LVDS | LVDS chanel 0   |
|                |                             |     |      | pos. output     |
| X2A10          | X DIS LVDS TX0-             | 0   | LVDS | LVDS chanel 0   |
| 1121110        |                             | Ŭ   | LIDU | neg. output     |
| X2A11          | X DIS LVDS TX2+             | 0   | LVDS | LVDS chanel 2   |
| AZATT          |                             | 0   |      | pos. output     |
| V2A12          | X2A12 X_DIS_LVDS_TX2- O LVD |     | IVDC | LVDS chanel 2   |
| AZAIZ          |                             |     |      | neg. output     |
| 370 1 1 1      | X_DIS_LVDS_TXCLK+           | 0   | LVDC | LVDS Clock pos. |
| AZA14          |                             |     | LVDS | output          |
| <b>VOA 1</b> 7 |                             |     | LUDC | LVDS Clock neg. |
| X2A15          | X_DIS_LVDS_TXCLK-           | 0   | LVDS | output          |
| Vano           | V DIG I VDG TV1             |     | LUDG | LVDS chanel 1   |
| X2B9           | X_DIS_LVDS_TX1+             | 0   | LVDS | pos. output     |
| VOD10          | V DIG I VDG TV1             | 0   | LVDC | LVDS chanel 1   |
| X2B10          | X_DIS_LVDS_TX1-             | 0   | LVDS | neg. output     |
| V2D11          | V DIC I VDC TV2             |     | LVDC | LVDS chanel 3   |
| X2B11          | X_DIS_LVDS_TX3+             | 0   | LVDS | pos. output     |
| VOD10          | X_DIS_LVDS_TX3-             | 0   | LVDC | LVDS chanel 3   |
| X2B12          |                             |     | LVDS | neg. output     |

Table 23:Display Interface Signal Location

To assists the implementation of a power managment the LVDS Transmitter's SHTDN input is connected to GPIO\_26 of the

OMAP35x. Therefore the LVDS Transmitter can be turned off by software.

## **12.1** Signal configuration (J7)

J7 selects rising, or falling edge strobe for the LVDS Transmitter at U7 used for the display connectivity of the phyCARD-L.

| J7  | Description                                           | Туре       |
|-----|-------------------------------------------------------|------------|
| 1+2 | falling edge strobe used for the LVDS display signals | 10k (0805) |
| 2+3 | rising edge strobe used for the LVDS display signals  |            |

### 12.2 LVDS Display Interface pixel mapping

The phyCARD specification defines the pixel mapping of the LVDS display interface. The pixel mapping equates to the OpenLDI respectively Intel 24.0 standard. Thus you can connect 18-bit as well as 24-bit LVDS displays to the phyCARD. *Table 24* and *Table 25* show the recommended pixel mapping of the LVDS display. For further information please see the phyCARD Design Guide.

#### Note:

Make sure that the LVDS display you want to use provides the same pin mapping as the phyCARD. Normally this is only important for 24bit LVDS displays because due to the organization of the LVDS pixel mapping all common 18-bit LVDS displays should work.

| 10-bit L v DS Display |    |       |       |    |    |    |    |
|-----------------------|----|-------|-------|----|----|----|----|
|                       | 1  | 2     | 3     | 4  | 5  | 6  | 7  |
| CLK                   | 1  | 1     | 0     | 0  | 0  | 1  | 1  |
| A0                    | G0 | R5    | R4    | R3 | R2 | R1 | R0 |
| A1                    | B1 | B0    | G5    | G4 | G3 | G2 | G1 |
| A2                    | DE | VSYNC | HSYNC | B5 | B4 | B3 | B2 |
| A3                    | 0  | 0     | 0     | 0  | 0  | 0  | 0  |

18-bit LVDS Display

 Table 24:
 Pixel mapping of 18-bit LVDS display interface

| 24-bit L V DS Display |    |       |       |    |    |    |    |
|-----------------------|----|-------|-------|----|----|----|----|
|                       | 1  | 2     | 3     | 4  | 5  | 6  | 7  |
| CLK                   | 1  | 1     | 0     | 0  | 0  | 1  | 1  |
| A0                    | G2 | R7    | R6    | R5 | R4 | R3 | R2 |
| A1                    | B3 | B2    | G7    | G6 | G5 | G4 | G3 |
| A2                    | DE | VSYNC | HSYNC | B7 | B6 | B5 | B4 |
| A3                    | 0  | B1    | B0    | G1 | G0 | R1 | R0 |

24-bit LVDS Display

Table 25: Pixel mapping of 24-bit LVDS display interface

# 13 LVDS Camera Interface

The phyCARD-L uses a DS92LV1212A 1-channel 10-Bit LVDS Random Lock Deserializer (U8) to receive LVDS-Signals from a LVDS Camera Interface. The LVDS Deserializer converts the LVDS signal to a 10-bit wide parallel data bus and separate clock which can be used as inputs for the OMAP35x Camera Sensor Interface. The 10-bit wide data bus consists of 8 color information bits and 2 sync bits (HSYNC/VSYNC).

The following table shows the location of the applicable interface signals (X\_CAM\_LVDS\_MCLK, X\_CAM\_LVDS\_nLOCK, X\_CAM\_LVDS\_RX+, X\_CAM\_LVDS\_RX-) on the phyCARD-Connector.

| Pin # | Signal           | I/O | SL     | Description                                  |
|-------|------------------|-----|--------|----------------------------------------------|
| X2A16 | X_CAM_LVDS_MCLK  | 0   | VDD_IO | Clock output for<br>Camera Interface         |
| X2B14 | X_CAM_LVDS_RX+   | 0   | LVDS   | LVDS Receive<br>positive Input for<br>Camera |
| X2B15 | X_CAM_LVDS_RX-   | 0   | LVDS   | LVDS Receive<br>negative Input for<br>Camera |
| X2B16 | X_CAM_LVDS_nLOCK | 0   | VDD_IO | Lock output for<br>Camera Interface          |

 Table 26:
 Camera Interface Signal Location

To assists the implementation of a power managment the Deserializer's REN input is connected to GPIO\_167 of the OMAP35x. Therefore the LVDS Deserializer can be turned off by software.

# **13.1** Signal configuration (J6)

J6 selects rising, or falling edge strobe for the LVDS Deserializer at U8 used for the display connectivity of the phyCARD-L

| Position | Description                                          | Туре          |
|----------|------------------------------------------------------|---------------|
| 1+2      | rising edge strobe used for the LVDS camera signals  | 10k<br>(0805) |
| 2+3      | falling edge strobe used for the LVDS camera signals |               |

Table 27:LVDS signal configuration J6

## 14 Technical Specifications

The physical dimensions of the phyCARD-L are represented in *Figure* 11. The module's profile is max. 11,4 mm thick, with a maximum component height of 5.0 mm on the bottom (connector) side of the PCB and approximately 5.0 mm on the top (microcontroller) side. The board itself is approximately 1.4 mm thick.



Figure 11: Physical dimensions

#### Note:

To facilitate the integration of the phyCARD-M into your design, the footprint of the phyCARD-M is available for download (see *section 16.1*).

Additional specifications:

| Dimensions:             | 60 mm x 60 mm                                                                                                                                     |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Weight:                 | approximately 16 g with all<br>optional components mounted on<br>the circuit board                                                                |  |  |
| Storage temperature:    | -40°C to +125°C                                                                                                                                   |  |  |
| Operating temperature:  | 0°C to +70°C (commercial)<br>-20°C to +85°C (industrial)                                                                                          |  |  |
| Humidity:               | 95 % r.F. not condensed                                                                                                                           |  |  |
| Operating voltage:      | VCC 3.3V                                                                                                                                          |  |  |
| Power consumption:<br>1 | Max. t.b.d watts<br>Conditions:<br>VCC = 3.3 V, VSTBY = 0 V,<br>256MB LP-DDR-RAM, 256MB<br>NAND Flash, Ethernet, 600 MHz<br>CPU frequency at 20°C |  |  |

These specifications describe the standard configuration of the phyCARD-L as of the printing of this manual.

#### **Connectors on the phyCARD:**

| Manufacturer                    | Molex                        |
|---------------------------------|------------------------------|
| Number of pins per contact rows | 100 (2 rows of 50 pins each) |
| Molex part number (lead free)   | 52885-1074 (receptacle)      |

Two different heights are offered for the receptacle sockets that correspond to the connectors populating the underside of the phyCARD—OMAP35x. The given connector height indicates the distance between the two connected PCBs when the module is mounted on the corresponding carrier board. In order to get the exact spacing, the maximum component height (2,5 mm) on the bottom side of the phyCORE must be subtracted.

Component height 6 mm

| Manufacturer                   | Molex                        |
|--------------------------------|------------------------------|
| Number of pins per contact row | 100 (2 rows of 50 pins each) |
| Molex part number (lead free)  | 55091-1075/1074 (header)     |

Component height 10 mm

| Manufacturer                   | Molex                        |
|--------------------------------|------------------------------|
| Number of pins per contact row | 100 (2 rows of 50 pins each) |
| Molex part number (lead free)  | 53553-1079 (header)          |

Please refer to the corresponding data sheets and mechanical specifications provided by Molex (*www.molex.com*).



# **15** Component Placement Diagram

Figure 12: phyCARD-L component placement (top view)



*Figure 13: phyCARD-L component placement (bottom view)* 

# **16** Hints for Integrating and Handling the phyCARD-L

## **16.1 Integrating the phyCARD-M**

Besides this hardware manual much information is available to facilitate the integration of the phyCARD-M into customer applications.

- 1. the design of the standard phyBASE Carrier Board can be used as a reference for any customer application
- 2. many answers to common questions can be found at http://www.phytec.de/de/support/faq/faq-phycard-m.html, or http://www.phytec.eu/europe/support/faq/faq-phycard-m.html.
- 3. a Design-In Guide can be downloaded from the same web side. It provides recommendations as to development of customized Carrier Board target hardware in which the phyCARD-M (and other phyCARDs) can be deployed.
- 4. the link "Carrier Board" within the category Dimensional Drawing leads to the layout data as shown in *Figure 14*. It is available in different file formats.
- 5. different support packages are available to support you in all stages of your embedded development. Please visite http://www.phytec.de/de/support/support-pakete.html, or http://www.phytec.eu/europe/support/support-packages.html, or contact our sales team for more details.



alle Maße mit Toleranz von +/- 0,1mm

Figure 14: Footprint of the phyCARD-L

# **16.2 Handling the phyCARD-L**

## • Modifications on the phyCARD Module

Removal of various components, such as the microcontroller and the standard quartz, is not advisable given the compact nature of the module. Should this nonetheless be necessary, please ensure that the board as well as surrounding components and sockets remain undamaged while de-soldering. Overheating the board can cause the solder pads to loosen, rendering the module inoperable. Carefully heat neighboring connections in pairs. After a few alternations, components can be removed with the solder-iron tip. Alternatively, a hot air gun can be used to heat and loosen the bonds.

#### **Caution!**

If any modifications to the module are performed, regardless of their nature, the manufacturer guarantee is voided.

## • Integrating the phyCARD into a Target Application

Successful integration in user target circuitry greatly depends on the adherence to the layout design rules for the GND connections of the phyCARD module. As a general design rule we recommend connecting all GND pins neighboring signals which are being used in the application circuitry. For maximum EMI performance all GND pins should be connected to a solid ground plane.

#### Note!

Please refer to the phyCARD Design-In Guide (LAN-051) for additional information, layout recommendations and example circuitry.

# 17 The phyCARD-L on the phyBASE

PHYTEC phyBASE Boards are fully equipped with all mechanical and electrical components necessary for the speedy and secure start-up and subsequent communication to and programming of applicable PHYTEC Single Board Computer (SBC) modules. phyBASE Boards are designed for evaluation, testing and prototyping of PHYTEC Single Board Computers in laboratory environments prior to their use in customer designed applications.

The phyBASE supports the following features for the phyCARD-L modules:

- Power supply circuits to supply the modules and the peripheral devices
- Support of different power modes of appropriate phyCARDs
- Full featured 4 line RS-232 transceiver supporting data rates of up to 120 kbps, hardware handshake and RS-232 connector
- Seven USB-Host interfaces
- USB-OTG interface
- 10/100 Mbps Ethernet interface
- Complete audio and touch screen interface
- LVDS display interface with separate connectors for data lines and display / backlight supply voltage
- Circuitry to allow dimming of a backlight
- LVDS camera interface with I<sup>2</sup>C for camera control
- Secure Digital Card / Multi Media Card Interface
- Two expansion connectors for PHYTEC Extension Boards (PEBs) or customer prototyping purposes featuring one USB, one I<sup>2</sup>C and one SPI interface, as well as one GPIO/IRQ at either connector
- DIP-Switch to configure various interface options
- Jumper to configure the boot options for the phyCARD-L module mounted
- RTC with battery supply/backup

## **17.1** Concept of the phyBASE Board

The phyBASE Carrier Board provides a flexible development platform enabling quick and easy start-up and subsequent programming of the phyCARD Single Board Computer module. The Carrier Board design allows easy connection of additional expansion boards featuring various functions that support fast and convenient prototyping and software evaluation. The Carrier Board is compatible with all phyCARDs.

This modular development platform concept the following components:

- the **phyCARD-L module** populated with the OMAP35x processor and all applicable SBC circuitry such as DDR SDRAM, Flash, PHYs, and transceivers to name a few.
- the **phyBASE** which offers all essential components and connectors for start-up including: a power socket which enables connection to an **external power adapter**, interface connectors such as **DB-9**, **USB** and **Ethernet** allowing for use of the SBC's interfaces with standard cable.

The following sections contain specific information relevant to the operation of the phyCARD-L mounted on the phyBASE Carrier Board.

#### Note:

Only features of the phyBASE which are supported by the phyCARD-L are described. Jumper settings and configurations which are not suitable for the phyCARD-L are not described in the following chapters.

### 17.2 Overview of the phyBASE Peripherals

The phyBASE is depicted in *Figure 15*. It is equipped with the components and peripherals listed in *Table 28*, *Table 29*, *Table 30* and *Table 31*. For a more detailed description of each peripheral refer to the appropriate chapter listed in the applicable table. *Figure 15* highlights the location of each peripheral for easy identification.



Figure 15: phyBASE Overview of Connectors, LEDs and Buttons

© PHYTEC Messtechnik GmbH 2010 L-751e\_1

## 17.2.1 Connectors and Pin Header

*Table 28* lists all available connectors on the phyBASE. *Figure 15* highlights the location of each connector for easy identification.

| Reference<br>Designator | Description                                                           | See<br>Section              |
|-------------------------|-----------------------------------------------------------------------|-----------------------------|
| X1                      | Stereo Microphone input connector                                     | 17.3.9                      |
| X2                      | Stereo Line out connector                                             | 17.3.9                      |
| X3                      | Stereo Line In connector                                              | 17.3.9                      |
| X5                      | Camera Interface, RJ45                                                | 17.3.8                      |
| X6                      | Display data connector                                                | 17.3.7.1                    |
| X7                      | Dual USB Host connector                                               | 17.3.5                      |
| X8A                     | Expansion connector 0                                                 | 17.3.13                     |
| X9A                     | Expansion connector 1                                                 | 17.3.13                     |
| X10                     | Ethernet connector, RJ45 with speed and link led                      | 17.3.4                      |
| X26                     | Secure Digital/MultiMedia Card slot                                   | 17.3.14                     |
| X27                     | phyCARD-Connector for mounting the phyCARD-L                          | 17.3.1                      |
| X28                     | Wall adapter input power jack to supply main board power (+9 - +36 V) | 17.3.2                      |
| X29                     | USB On-The-Go connector                                               | 17.3.6                      |
| X32                     | Display / Backlight supply voltage connector                          | 17.3.7.2                    |
| X33                     | USB Host connector                                                    | 17.3.5                      |
| X34                     | CPLD JTAG connector                                                   | for<br>internal<br>use only |
| P1                      | Serial Interface, DB-9F                                               | 17.3.3                      |

 Table 28:
 phyBASE Connectors and Pin Headers

#### Note:

The signal levels of the  $I^2C$  and SPI interface are shifted from VCC\_LOGIC (1.8V) at the phyCARD Connector to VCC3V3 (3.3 V) by level shifters on the phyCARD Carrier Board.

Ensure that all module connections are not to exceed their expressed maximum voltage or current. Maximum signal input values are indicated in the corresponding controller User's Manual/Data Sheets. As damage from improper connections varies according to use and application, it is the user's responsibility to take appropriate safety measures to ensure that the module connections are protected from overloading through connected peripherals.

### 17.2.2 Switches

The phyBASE is populated with some switches which are essential for the operation of the phyCARD-L module on the Carrier Board. *Figure* 15 shows the location of the switches and push buttons.

| Button | Description                                                                  | See<br>Section |
|--------|------------------------------------------------------------------------------|----------------|
| S1     | System Reset Button – system reset signal generation                         | 17.3.16        |
| S2     | Power Button – powering on and off main supply voltages of the Carrier Board | 17.3.2         |

- S1 Issues a **system reset** signal. Pressing this button will toggle the nRESET\_IN pin (X2A7) of the phyCARD microcontroller LOW, causing the controller to reset.
- S2 Issues a **power on/off** <u>event</u>. Pressing this button less than 2 seconds will toggle the PWR\_KEY pin of the phyBASE CPLD LOW, causing the CPLD to turn on the supply voltages. Pressing this button for more than 2 seconds causes the CPLD to turn off the supply voltages.

Additionally a DIP-Switch is available at S3. The following table gives an overview of the functions of the DIP-switch.

### Note:

The following table describes only settings suitable for the phyCARD-L. Other settings must not be used with the phyCARD-L.

| Button        | Setting           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | See<br>Section     |
|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| S3_1/<br>S3_2 | <b>0/0</b><br>0/1 | Depending on the audio standard supported by<br>the phyCARD the audio and touch panel signals<br>are either processed by the Wolfson audio/touch<br>contrl. at U1 (AC'97) or the Cirrus Logic Audio<br>CODEC at U17 (HDA) and a dedicated touch<br>contrl. at U28. Switches 1 and 2 of DIP-Switch<br>S3 select which device processes the audio and<br>touch panel signals.<br><b>Auto Detection: based on the high level of the</b><br><b>HDA_SEL/AC_INT signal generated on the</b><br><b>phyCARD the Wolfson audio/touch contrl.</b><br><b>(U1) is selected to process AC'97 compliant</b><br><b>audio signals and the signals from a touch</b><br><b>screen.</b><br>Wolfson audio/touch contrl. (U1) is selected to<br>process AC'97 compliant audio signals and the<br>signals from a touch screen. | 17.3.7.3<br>17.3.9 |
| S3_3/<br>S3_4 | 0/0               | Switches 3 and 4 of DIP-Switch S3 configure<br>the I <sup>2</sup> C address for the communication between<br>CPLD and phyCARD.<br>CPLD Address 0x80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |
| S3_5          | 0                 | Switch 5 of DIP-Switch S3 selects the interface<br>used for the communication between CPLD and<br>phyCARD.<br>I <sup>2</sup> C communication selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |
| S3_6          | 0                 | Switch 6 of DIP-Switch S3 turns the SPI Multiplexer on, or off.         SPI multiplexer off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |

Table 30:phyBASE DIP-Switch S3 descriptions1

<sup>&</sup>lt;sup>1</sup>: Default settings are in **bold blue** text

## 17.2.3 LEDs

The phyBASE is populated with numerous LEDs to indicate the status of the various USB-Host interfaces, as well as the different supply voltages. *Figure 15* shows the location of the LEDs. Their function is listed in the table below:

| LED | Color  | Description                                       | See<br>Section |
|-----|--------|---------------------------------------------------|----------------|
| D16 | yellow | USB1 amber led                                    |                |
| D17 | yellow | USB2 amber led                                    |                |
| D18 | yellow | USB3 amber led                                    |                |
| D19 | yellow | USB4 amber led                                    |                |
| D20 | yellow | USB5 amber led                                    |                |
| D21 | yellow | USB6 amber led                                    |                |
| D22 | yellow | USB7 amber led                                    |                |
| D23 | green  | USB1 green led                                    | 17.3.5         |
| D24 | green  | USB2 green led                                    |                |
| D25 | green  | USB3 green led                                    |                |
| D26 | green  | USB4 green led                                    |                |
| D27 | green  | USB5 green led                                    |                |
| D28 | green  | USB6 green led                                    |                |
| D29 | green  | USB7 green led                                    |                |
| D30 | red    | USB HUB global led                                |                |
| D37 | green  | 5V supply voltage for peripherals on the phyBASE  |                |
| D38 | green  | supply voltage of the phyCARD                     |                |
| D39 | green  | 3V3 supply voltage for peripherals on the phyBASE | 17.3.2         |
| D40 | green  | 3V3 standby voltage of the phyBASE                |                |
| D41 | green  | standby voltage of the phyCARD                    |                |
| D45 | yellow | SSI interface compliant with the AC'97 standard   | 17.3.9         |
| D46 | green  | SSI interface compliant with the HDA standard     | 11.5.7         |

Table 31:phyBASE LEDs descriptions

#### Note:

Detailed descriptions of the assembled connectors, jumpers and switches can be found in the following chapters.

### 17.2.4 Jumpers

The phyCARD Carrier Board comes pre-configured with 2 removable jumpers (JP) and 3 solder jumpers (J). The jumpers allow the user flexibility of configuring a limited number of features for development constraint purposes. *Table 32* below lists the 5 jumpers, their default positions, and their functions in each position. *Figure 16* depicts the jumper pad numbering scheme for reference when altering jumper settings on the development board.

*Figure 17* provides a detailed view of the phyBase jumpers and their default settings. In this diagrams a beveled edge indicates the location of pin 1.

Before making connections to peripheral connectors it is advisable to consult the applicable section in this manual for setting the associated jumpers.



Figure 16: Typical jumper numbering scheme

*Table 32* provides a comprehensive list of all Carrier Board jumpers. The table only provides a concise summary of jumper descriptions. For a detailed description of each jumper see the applicable chapter listing in the right hand column of the table.

If manual modification of the solder jumpers is required please ensure that the board as well as surrounding components and sockets remain undamaged while de-soldering. Overheating the board can cause the solder pads to loosen, rendering the board inoperable. Carefully heat neighboring connections in pairs. After a few alternations, components can be removed with the solder-iron tip. Alternatively, a hot air gun can be used to heat and loosen the bonds.



Figure 17: phyBASE jumper locations

The following conventions were used in the Jumper column of the jumper table (*Table 32*)

- J = solder jumper
- JP = removable jumper

| Jumper | Setting | Description                                                                               | See<br>Section |  |
|--------|---------|-------------------------------------------------------------------------------------------|----------------|--|
| JP1    |         | Jumper JP1 selects the boot device of the phyCARD-L                                       |                |  |
|        | open    | Memory Boot: (NAND / USB / UART3 / MMC1) <sup>1</sup>                                     | 17.3.15        |  |
|        | 1+2     | Peripheral Boot: (USB / UART3 / MMC1 / NAND) <sup>1</sup>                                 |                |  |
|        |         | other settings must not be used with the phyCARD-L                                        |                |  |
|        |         | Jumper JP2 connects the input voltage to connector X32 as supply voltage for a backlight. |                |  |
| JP2    | open    | VCC12V Backlight disabled                                                                 | 17.3.7.2       |  |
|        | closed  | VCC12V Backlight connected to power supply.<br>Only 12V DC power supplies allowed         |                |  |
|        |         | Jumper J1 selects the function of the AC'97 interrupt                                     |                |  |
| J1     | 1+2     | Pendown signal of the Audio/Touch controller<br>at U1 is connected to AC'97 interrupt     | 17.3.7.3       |  |
|        | 2+3     | GPIO2_IRQ output of the Audio/Touch controller at U1 connected to AC'97 interrupt         |                |  |
| J2     |         | Jumper J2 configures the I <sup>2</sup> C address of the LED dimmer at U21                | 17.3.7.2       |  |
|        | closed  | I <sup>2</sup> C device address of LED dimmer set to 0xC0                                 | 17.3.10        |  |
|        | open    | I <sup>2</sup> C device address of LED dimmer set to 0xC2                                 |                |  |
| J3     |         | Jumper J3 configures the I <sup>2</sup> C address of the touch screen controller at U28   | 17.3.7.3       |  |
|        | 1+2     | I <sup>2</sup> C device address set to 0x88                                               | 17.3.10        |  |
|        | 2+3     | I <sup>2</sup> C device address set to 0x82                                               |                |  |

Table 32:phyBASE jumper descriptions<sup>2</sup>

<sup>&</sup>lt;sup>1</sup>: please see *section Fehler! Verweisquelle konnte nicht gefunden werden.* for more information on the different boot modes

<sup>&</sup>lt;sup>2</sup>: Default settings are in **bold blue** text

## 17.3 Functional Components on the phyBASE Board

This section describes the functional components of the phyBASE Carrier Board supporting the phyCARD-L. Each subsection details a particular connector/interface and associated jumpers for configuring that interface.

#### FRONT P1 X5 **FR FR** .J3 NEN NEN 184 o BAT1 8 🗰 8 X26

## 17.3.1 phyCARD-L SBC Connectivity (X27)

Figure 18: phyCARD-L SBC Connectivity to the Carrier Board

Connector X27 on the Carrier Board provides the phyCARD Single Board Computer connectivity. The connector is keyed for proper insertion of the SBC. *Figure 18* above shows the location of connector X27, along with the pin numbering scheme as described in *section 2*.

### **17.3.2** Power Supply (X28)



Figure 19: Power adapter

#### **Caution:**

Do not use a laboratory adapter to supply power to the Carrier Board! Power spikes during power-on could destroy the phyCARD module mounted on the Carrier Board! Do not change modules or jumper settings while the Carrier Board is supplied with power!

Permissible input voltage at X28: +9 - +36 V DC unregulated.

The required current load capacity of the power supply depends on the specific configuration of the phyCARD mounted on the Carrier Board as well as whether an optional expansion board is connected to the Carrier Board. An adapter with a minimum supply of 2.0 A is recommended.



Figure 20: Connecting the Supply Voltage at X28

No jumper configuration is required in order to supply power to the phyCARD module!

The phyBASE is assembled with a few power LEDs whose functions are described in the following table:

| LEDs | Color | Description                                                   |
|------|-------|---------------------------------------------------------------|
| D37  | green | VCC5V - 5V supply voltage for peripherals on<br>the phyBASE   |
| D38  | green | VCC_PHYCARD - supply voltage of the phyCARD                   |
| D39  | green | VCC3V3 - 3V3 supply voltage for peripherals<br>on the phyBASE |
| D40  | green | VCC3V3STBY - 3V3 standby voltage of the phyBASE               |
| D41  | green | VSTBY - standby voltage of the phyCARD                        |

Table 33: LEDs assembled on the Carrier Board

### Note:

For powering up the phyCARD the following actions have to be done:

- 1. Plug in the power supply connector
  - » All power LEDs should light up and the phyCARD puts serial output to serial line 0 at P1.
- 2. For powering down the phyCARD-L button S2 should be pressed for a minimum time of 2000 ms.
- Press button S2 for a maximum time of 1000 ms.
   » All power LEDs should light up and the phyCARD puts serial output to serial line 0 at P1.

Three different power states are possible RUN, OFF and SUSPEND.

- During **RUN** all supply voltages except VSTBY are on. This means that the phyCARD-L is supplied by VCC\_PHYCARD.
- In **OFF** state all supply voltages are turned off. Only the standby voltage (VCC3V3STBY) of the phyBASE itself is still available to supply the PLD, the RTC and to provide a high-level voltage for the Reset and Power switch.
- In **SUSPEND** mode only the standby voltage VSTBY for the phyCARD-L and the standby voltage (VCC3V3STBY) of the phyBASE itself are generated. This means the phyCARD-L is supplied only by VSTBY.

The RUN and OFF state can be entered using the power button S2 as described in the gray box above. It is also possible to enter OFF state with the help of the phyCARD's X\_nPWR\_OFF signal (GPIO\_133 of the OMAP35x). To enter OFF state signal X\_nPWR\_OFF must be active (low).

SUSPEND state can be entered using signal X\_nSUSP\_RAM at pin X2A26B of the phyCARD Connector (GPIO\_134 of the OMAP35x). X\_nSUSP\_RAM must be active (low) for at least 500 ms.

## 17.3.3 RS-232 Connectivity (P1)



Figure 21: RS-232 connection interface at connector P1

Connector P1 is a DB9 sub-connector and provides a connection interface to UART3 of the OMAP35x. The TTL level signals from the phyCARD-L are converted to RS-232 level signals. As defined in the specification of the X-Arc bus the serial interface allows for a 5-wire connection including the signals RTS and CTS for hardware flow control. *Figure 22* below shows the signal mapping of the RS-232 level signals at connector P1.

The RS-232 interface is hard-wired and no jumpers must be configured for proper operation.



Figure 22: RS232 connector P1 signal mapping

## 17.3.4 Ethernet Connectivity (X10)



Figure 23: Ethernet interface at connector X10

The Ethernet interface of the phyCARD is accessible at an RJ45 connector (X10) on the Carrier Board. Due to its characteristics this interface is hard-wired and can not be configured via jumpers. The LEDs for LINK (green) and SPEED (yellow) indication are integrated in the connector.

### 17.3.5 USB Host Connectivity (X6, X7, X8, X9, X33)



Figure 24: Components supporting the USB host interface

The USB host interface of the phyCARD is accessible via the USB hub controller U4 on the Carrier Board. The controller supports control of input USB devices such as keyboard, mouse or USB key. The USB hub has 7 downstream facing ports. Two ports extend to standard USB connectors at X7 (dual USB A). Two more ports connect to 9 pin header row X33. These interfaces are compliant with USB revision 2.0. The remaining ports are accessible at the display data connector X6 and the expansion connectors X8A and X9A. These three interfaces provide only the data lines D+ and D-. They do not feature a supply line Vbus.

LEDs D16 to D30 signal use of the USB host interfaces. *Table 31* shows the assignment of the LEDs to the different USB ports.

*Table 34* shows the distribution of the seven downstream facing ports to the different connectors, whereas *Table 35* shows the pinout of USB host connector X33.

| USB hub port # | Connector    | Connector Type                                  |
|----------------|--------------|-------------------------------------------------|
| USB1 / USB 5   | X33          | 9 pin header row (see table below)              |
| USB2           | X6           | 40 pin FCC (pins 16 (D+) and 17 (D-))           |
| USB3           | X8           | 20 pin header row (pins 19 (D-)<br>and 20 (D+)) |
| USB4           | X9           | 20 pin header row (pins 19 (D-)<br>and 20 (D+)) |
| USB6           | X7A (bottom) | USB A                                           |
| USB7           | X7B (top)    | USB A                                           |

Table 34: Distribution of the USB hub's (U4) ports

| Pin number | Signal name | Description       |
|------------|-------------|-------------------|
| 1          | USB5_VBUS   | USB5 Power Supply |
| 3          | USB5_D-     | USB5 Data -       |
| 5          | USB5_D+     | USB5 Data +       |
| 2          | USB1_VBUS   | USB1 Power Supply |
| 4          | USB1_D-     | USB1 Data -       |
| 6          | USB1_D+     | USB1 Data +       |
| 7, 8       | GND         | Ground            |
| 9,10       | NC          | Not connected     |

Table 35:Universal USB pin header X33 signal description

# 17.3.6 USB OTG Connectivity (X29)



Figure 25: USB OTG interface at connector X29

The USB OTG interface of the phyCARD is accessible at connector X29 (USB Mini AB) on the Carrier Board. This interface is compliant with USB revision 2.0.

No jumper settings are necessary for using the USB OTG port.

The phyCARD supports the On-The-Go feature. The Universal Serial Bus On-The-Go is a device capable to initiate the session, control the connection and exchange Host/Peripheral roles between each other.



## 17.3.7 Display / Touch Connectivity (X6, X32)

*Figure 26: Universal LVDS interface at connector X6* 

The various performance classes of the phyCARD family allow to attach a large number of different displays varying in resolution, signal level, type of the backlight, pinout, etc. In order not to limit the range of displays connectable to the phyCARD, the phyBASE has no special display connector suitable only for a small number of displays. The new concept intends the use of an adapter board (e.g. phyBASE LCD interface LCD-014) to attach a special display, or display family to the phyCARD. A new Phytec Display-Interface (PDI) was defined to connect the adapter board to the phyBASE. It consists of two universal connectors which provide the connectivity for the display adapter. They allow easy adaption also to any customer display. The display data connector at X6 combines various interface signals like LVDS, USB, I<sup>2</sup>C, etc. required to hook up a display. The display and a backlight.

## 17.3.7.1 Display Data Connector (X6)

The display data connector at X6 (40 pin FCC connector 0,5mm pitch) combines various interface signals.

| Pin # | Signal name  | Description                                               |
|-------|--------------|-----------------------------------------------------------|
| 1     | SPI1_SCLK    | SPI 1 clock                                               |
| 2     | SPI_MISO     | SPI 1 Master data in; slave data out                      |
| 3     | SPI1_MOSI    | SPI 1 Master data out; slave data in                      |
| 4     | SP1I_SS_DISP | SPI 1 Chip select display                                 |
| 5     | DISP_IRQ     | Display interrupt input                                   |
| 6     | VCC3V3       | Power supply display                                      |
| 7     | I2C_SCL      | I <sup>2</sup> C Clock Signal                             |
| 8     | I2C_SDA      | I <sup>2</sup> C Data Signal                              |
| 9     | GND          | Ground                                                    |
| 10    | LS_BRIGHT    | PWM brightness output                                     |
| 11    | VCC3V3       | Power Supply Display                                      |
| 12    | /PWR_KEY     | Power on/off Button                                       |
| 13    | /DISP_ENA    | Display enable signal                                     |
| 14    | PHYWIRE      | Hardware Introspection Interface<br>for internal use only |
| 15    | GND          | Ground                                                    |
| 16    | USB2_D+      | USB2 data $+^{20}$                                        |
| 17    | USB2_D-      | USB2 data - <sup>1</sup>                                  |
| 18    | GND          | Ground                                                    |
| 19    | TXOUT0-      | LVDS data channel 0 negative output                       |
| 20    | TXOUT0+      | LVDS data channel 0 positive output                       |
| 21    | GND          | Ground                                                    |
| 22    | TXOUT1-      | LVDS data channel 1 negative output                       |
| 23    | TXOUT1+      | LVDS data channel 1 positive output                       |
| 24    | GND          | Ground                                                    |

<sup>20</sup>: LEDs D17 and D24 signal use of the USB interface

| 25 | TXOUT2-   | LVDS data channel 2 negative output |
|----|-----------|-------------------------------------|
| 26 | TXOUT2+   | LVDS data channel 2 positive output |
| 27 | GND       | Ground                              |
| 28 | TXOUT3-   | LVDS data channel 3 negative output |
| 29 | TXOUT3+   | LVDS data channel 3 positive output |
| 30 | GND       | Ground                              |
| 31 | TXCLKOUT- | LVDS clock channel negative output  |
| 32 | TXCLKOUT+ | LVDS clock channel positive output  |
| 33 | GND       | Ground                              |
| 34 | TP_X+     | Touch                               |
| 35 | TP_X-     | Touch                               |
| 36 | TP_Y+     | Touch                               |
| 37 | TP_Y-     | Touch                               |
| 38 | TP_WP     | Touch                               |
| 39 | GND       | Ground                              |
| 40 | LS_ANA    | Light sensor Analog Input           |

 Table 36:
 Display data connector signal description

The connection of the SPI interface and the display interrupt input to the X-Arc bus is shared with the SPI interfaces and the interrupt inputs on the expansion connectors X8A and X9A. Because of that these signals have to be mapped to the display data connector by configuring switches 7 and 8 of DIP-Switch S3. *Table 37* shows the required settings.

The default setting does not connect the SPI interface and the GPIO/Interrupt pin of the X-Arc bus to the display data connector.

| Button | Setting | Description                                               |
|--------|---------|-----------------------------------------------------------|
| S3_7/  | 0/0     | SS0/GPIO0_IRQ <sup>21</sup> -> expansion 0 (X8A),         |
| S3_8   |         | SS1/GPIO1_IRQ <sup>1</sup> -> expansion 1 (X9A)           |
| _      | 0/1     | SS0/GPIO0 IRQ <sup>1</sup> -> expansion 0 (X8A),          |
|        |         | $SS1/GPIO1_IRQ^1 \rightarrow display data connector (X6)$ |
|        | 1/x     | SSO/GPIOO IRQ <sup>1</sup> -> expansion 1 (X9A),          |
|        |         | $SS1/GPIO1_IRQ^1 \rightarrow display data connector (X6)$ |

| Table 37:  | SPI and GPIO connector selection   |
|------------|------------------------------------|
| 1 0010 071 | Si i ana Gi ie connector selection |

The Light sensor Analog Input at pin 40 extends to an A/D converter which is connected to the  $I^2C$  bus at address 0xC8 (write) and 0xC9 (read).

## 17.3.7.2 Display Power Connector (X32)

The display power connector X32 (AMP microMatch 8-188275-2) provides all supply voltages needed to supply the display and a backlight.

| Pin number | Signal name | Description                |
|------------|-------------|----------------------------|
| 1          | GND         | Ground                     |
| 2          | VCC3V3      | 3,3V power supply display  |
| 3          | GND         | Ground                     |
| 4          | VCC5V       | 5V power supply display    |
| 5          | GND         | Ground                     |
| 6          | VCC5V       | 5V power supply display    |
| 7          | GND         | Ground                     |
| 8          | VCC5V       | 5V power supply display    |
| 9          | GND         | Ground                     |
| 10         | LS_BRIGHT   | PWM brightness output      |
| 11         | VCC12V_BL   | 12V Backlight power supply |
| 12         | VCC12V_BL   | 12V Backlight power supply |

 Table 38:
 LVDS power connector X32 signal description

<sup>&</sup>lt;sup>21</sup>: GPIO0\_IRQ0 ≜ GPIO\_144 and GPIO1\_IRQ1 ≜ GPIO\_145 of the OMAP35x (both GPIOs can be assigned to other inputs by changing jumpers J11 and J12 (refer to *section 10*))

The PWM signal at pin 10 can be used to control the brightness of a display's backlight. It is generated by an LED dimmer. The LED dimmer is connected to the  $I^2C$  bus at address<sup>22</sup> 0xC0 (write) and 0xC1 (read).

To make VCC12V\_BL available at X32 jumper JP2 must be closed.

### **Caution:**

There is no protective circuitry for the backlight. Close jumper JP2 only if a 12 V power supply is connected to X28 as primary supply for the phyBASE.

## 17.3.7.3 Touch Screen Connectivity

As many smaller applications need a touch screen as user interface, provisions are made to connect 4- or 5- wire resistive touch screens to the display data connector X6 (pins 34 - 38, refer to *Table 36*). Two touch screen controllers are available on the phyCARD Carrier Board. The Wolfson WM9712L audio/touch codec at U1 allows connecting 4- and 5-wire touch panels, whereas the STMPE811 touch panel controller at U28 is suitable for 4-wire touch panels only. Because of the dual functionality of the Wolfson audio / touch controller the choice which controller is chosen to handle the signals from the touch screen is pegged to the audio standard supported by the phyCARD. For phyCARDs supporting the AC'97 standard the Wolfson WM9712L audio/touch controller processes the touch panel signals. For phyCARDs delivering HDA compliant audio signals the dedicated touch panel controller at U28 (STMPE811) must be selected.

Switches 1 and 2 of DIP-Switch S3 select which controller is used to process the touch panel signals. The different configurations are shown in *Table 39*.

<sup>&</sup>lt;sup>22</sup>: Default address. Jumper J2 allows to select a 0xC2 (write) and 0xC3 (read) alternatively (refer to *Table 32*).

| Button        | Setting | Description                                                                                                                                                                                                                                                                                                                                            |  |
|---------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| S3_1/<br>S3_2 |         | Depending on the audio standard supported by the phyCARD the audio and touch panel signals are either processed by the Wolfson audio/touch contrl. at U1 (AC'97) or the Cirrus Logic Audio CODEC at U17 (HDA) and a dedicated touch contrl. at U28. Switches 1 and 2 of DIP-Switch S3 select which device processes the audio and touch panel signals. |  |
|               | 0/0     | Auto Detection: based on the high level of the HDA_SEL/AC_INT signal generated on the phyCARD the Wolfson audio/touch contrl. (U1) is                                                                                                                                                                                                                  |  |
|               | 0/1     | <b>selected to process the signals from a touch screen</b><br><b>and the AC'97 compliant audio signals.</b><br>Wolfson audio/touch contrl. (U1) is selected to process<br>the signals from a touch screen and the AC'97 compliant<br>audio signals.                                                                                                    |  |

Table 39:Selection of the touch screen controller

As the phyCARD-L features an AC'97<sup>23</sup> compliant audio interface the Wolfson WM9712L audio/touch codec must be chosen to process the touch screen signals. The touch screen data is then available at the AC'97 interface. An interrupt output (GPIO2/IRQ) or the pendown signal of the WM9712L, selected by jumper J1 (refer to interrupt section 17.2.4), connected to the AC'97 is pin (HAD SEL/AC INT, pin X2A42). The default configuration selects the pendown signal to be attached to pin X2A42 of the phyCARD-Connector. To use the interrupt jumper J1 must be closed at 2+3 instead.

<sup>&</sup>lt;sup>23</sup>: Since the OMAP35x does not support the AC'97 protocol, the AC'97 interface on the phyCARD-L is software emulated. The emulation is part of the BSP delivered with the phyCARD-L.

### 17.3.8 Camera Interface (X5)



Figure 27: Camera interface at connectors X5

The phyCARD-L has a camera interface. This interface extends from the phyCARD-Connector to the RJ45 socket (X5) on the Carrier Board. The table below shows the pinout of connector X5:

| Pin # | Signal Name | Description                |
|-------|-------------|----------------------------|
| 1     | RXIN+       | LVDS Input+                |
| 2     | RXIN-       | LVDS Input-                |
| 3     | RX_CLK-     | LVDS Clock-                |
| 4     | I2C_SDA     | I <sup>2</sup> C Data      |
| 5     | I2C_SCL     | I <sup>2</sup> C Clock     |
| 6     | RXCLK+      | LVDS Clock+                |
| 7     | VCC_CAM     | Power supply camera (3.3V) |
| 8     | GND         | Ground                     |

Table 40:PHYTEC camera connector X5

## 17.3.9 Audio Interface (X1, X2, X3)



Figure 28: Audio interface at connectors X1, X2, X3

Depending on the audio standard supported by the phyCARD the AC'97/HDA interface on the X-Arc bus connects either to a Wolfson WM9712L audio / touch controller (U1) or a Cirrus Logic CS4207 (U17) Audio CODEC on the Carrier Board. The Wolfson audio / touch controller processes AC'97 compliant signals, while signals according to the HDA standard are handled by the Cirrus Logic CS4207 Audio CODEC.

Switches 1 and 2 of DIP-Switch S3 select which codec is used to process the audio signals. *Table 41* shows the different options.

| Button | Setting | Description                                     |
|--------|---------|-------------------------------------------------|
| S3_1/  | 0/0     | Auto Detection: based on the high level of the  |
| S3_2   |         | HDA_SEL/AC_INT signal generated on the          |
|        |         | phyCARD the Wolfson audio/touch contrl.         |
|        |         | (U1) is selected to process AC'97 compliant     |
|        |         | audio signals and the signals from a touch      |
|        |         | screen.                                         |
|        | 0/1     | Wolfson audio/touch contrl. (U1) is selected to |
|        |         | process AC'97 compliant audio signals and the   |
|        |         | signals from a touch screen.                    |

Table 41:Selection of the audio codec

As the phyCARD-L features an AC'97<sup>24</sup> compliant audio interface the Wolfson WM9712L audio/touch codec must be chosen to process the audio signals.

LEDs D45 (AC'97) and D46 (HDA) indicate which audio interface is active. For the phyCARD-L LED D45 should be on.

Audio devices can be connected to 3,5 mm audio jacks at X1, X2, and X3.

Audio outputs: X2 – Line output - Line\_OUTL/Line\_OUTR

Audio Inputs: X1- Microphone Inputs - MIC1/MIC2 X3 - Line Input - Line\_INL/Line\_INR

Please refer to the audio codec's reference manual for additional information regarding the special interface specification.

<sup>&</sup>lt;sup>24</sup>: Since the OMAP35x does not support the AC'97 protocol, the AC'97 interface on the phyCARD-L is software emulated. The emulation is part of the BSP delivered with the phyCARD-L.

# 17.3.10 I<sup>2</sup>C Connectivity

The  $I^2C$  interface of the X-Arc bus is available at different connectors on the phyBASE. The following table provides a list of the connectors and pins with  $I^2C$  connectivity.

| Connector                 | Location                                                   |
|---------------------------|------------------------------------------------------------|
| Camera interface X5       | pin 4 (I <sup>2</sup> C_SDA); pin 5 (I <sup>2</sup> C_SCL) |
| Display data connector X6 | pin 8 (I <sup>2</sup> C_SDA); pin 7 (I <sup>2</sup> C_SCL) |
| Expansion connector 1 X8A | pin 7 (I <sup>2</sup> C_SDA); pin 8 (I <sup>2</sup> C_SCL) |
| Expansion connector 2 X9A | pin 7 (I <sup>2</sup> C_SDA); pin 8 (I <sup>2</sup> C_SCL) |

*Table 42:*  $I^2C$  connectivity

To avoid any conflicts when connecting external  $I^2C$  devices to the phyBASE the addresses of the on-board  $I^2C$  devices must be considered. Some of the addresses can be configured by jumper. *Table* 43 lists the addresses already in use. The table shows only the default address. Please refer to *section 17.2.4* for alternative address settings.

| Device                           | Address used (write / read) | Jumper     |
|----------------------------------|-----------------------------|------------|
| LED dimmer (U21)                 | 0xC0 / 0xC1                 | J2         |
| RTC (U3)                         | 0xA2 / 0xA3                 |            |
| A/D converter (U22)              | 0xC8 / 0xC9                 |            |
| Touch screen controller<br>(U28) | 0x88 / 0x89                 | J3         |
| CPLD (U25)                       | 0x80 / 0x81                 | S3_3, S3_4 |

Table 43:  $I^2C$  addresses in use

### 17.3.11 SPI Connectivity

The SPI interface of the X-Arc bus is available at the expansion connectors X8A and X9A as well as at the display data connector X6 (refer to *sections 17.3.7.1* and *17.3.13* to see the pinout). Due to the X-Arc bus specification only two slave select signals are available. Because of that the CPLD maps the SPI interface to two of the connectors depending on the configuration of switches 7 and 8 of DIP-Switch S3. The table below shows the possible configurations.

| Button | Setting | Description                                                                                                   |
|--------|---------|---------------------------------------------------------------------------------------------------------------|
| S3_7/  | 0/0     | $\frac{\text{SS0/GPIO0}_{\text{IRQ}^{25}} \text{-> expansion 0 (X8A),}}{1 \text{(X8A)}}$                      |
| S3_8   | 0/1     | <b>SS1/GPIO1_IRQ<sup>1</sup></b> -> expansion 1 (X9A)<br>SS0/GPIO0 IRQ <sup>1</sup> -> expansion 0 (X8A),     |
|        | 1/x     | $SS1/GPIO1_IRQ^1 \rightarrow display data connector (X6)$<br>$SS0/GPIO0_IRQ^1 \rightarrow expansion 1 (X9A),$ |
|        | 1/X     | $SS0/GPIO0_IRQ^{->}$ expansion 1 (X9A),<br>SS1/GPIO1_IRQ <sup>1</sup> -> display data connector (X6)          |

Table 44:SPI connector selection

### 17.3.12 User programmable GPIOs

Two (GPIO0\_IRQ and GPIO1\_IRQ) of the three GPIO / Interrupt signals available at the X-Arc bus are freely available. They are mapped to the expansion connectors X8A and X9A (pin 16), or to the display data connector X6 (pin 5) depending in the configuration at DIP-Switch S3 (see *Table 44*). The third GPIO / Interrupt signal (GPIO2\_IRQ<sup>26</sup>) is used to connect the interrupt output of the touch screen controller at U28 to the phyCARD-L.

<sup>&</sup>lt;sup>25</sup>: GPIO0\_IRQ ≙ GPIO\_144 and GPIO1\_IRQ ≙ GPIO\_145 of the OMAP35x (both GPIOs can be assigned to other inputs by changing jumpers J11 and J12 (refer to *section 10*))

<sup>&</sup>lt;sup>26</sup>: GPIO2\_IRQ ≜ GPIO\_147 of the OMAP35x (or GPIO\_146 depending on jumper J13 (refer to *section 10*))



## **17.3.13** Expansion connectors (X8A, X9A)

Figure 29: Expansion connector X8A, X9A

The expansion connectors X8A and X9A provide an easy way to add other functions and features to the phyBASE<sup>27</sup>. Standard interfaces such as USB, SPI and I<sup>2</sup>C as well as different supply voltages and one GPIO are available at the pin header rows. The pinout of the expansion connectors in shown in *Table 46*.

As can be seen in *Figure 29* the location of the connectors allows to expand the functionality without expanding the physical dimensions. Mounting wholes can be used to screw the additional PCBs to the phyBASE.

<sup>&</sup>lt;sup>27</sup>: PHYTEC offers a variaty of expansion boards (PEBs) to add new features, such as CAN, additional GPIOs or Ethernet, etc. Please visit our web side or contact our sales team.

The expansion connectors share the SPI interface and the GPIOs of the X-Arc bus with the display data connector X6. Therefore switches 7 and 8 of DIP-Switch S3 must be configured to map the signals to the desired connector.

| Button | Setting | Description                                               |
|--------|---------|-----------------------------------------------------------|
| S3_7/  | 0/0     | SS0/GPIO0_IRQ <sup>28</sup> -> expansion 0 (X8A),         |
| S3_8   |         | SS1/GPIO1_IRQ <sup>1</sup> -> expansion 1 (X9A)           |
|        | 0/1     | $SS0/GPIO0_IRQ^1 \rightarrow expansion 0$ (X8A),          |
|        |         | $SS1/GPIO1_IRQ^1 \rightarrow display data connector (X6)$ |
|        | 1/x     | $SS0/GPIO0_IRQ^1 \rightarrow expansion 1 (X9A),$          |
|        |         | $SS1/GPIO1_IRQ^1 \rightarrow display data connector (X6)$ |

Table 45: SPI and GPIO connector selection

© PHYTEC Messtechnik GmbH 2010 L-751e\_1

<sup>&</sup>lt;sup>28</sup>: GPIO0\_IRQ ≙ GPIO\_144 and GPIO1\_IRQ ≙ GPIO\_145 of the OMAP35x (both GPIOs can be assigned to other inputs by changing jumpers J11 and J12 (refer to *section 10*))

| Pin # | Signal Name  | Description                           |
|-------|--------------|---------------------------------------|
|       | Signal Name  |                                       |
| 1     | VCC5V        | 5V power supply                       |
| 2     | VCC5V        | 5V power supply                       |
| 3     | VCC3V3       | 3,3V power supply                     |
| 4     | VCC3V3       | 3,3V power supply                     |
| 5     | GND          | Ground                                |
| 6     | GND          | Ground                                |
| 7     | I2C_SDA      | I <sup>2</sup> C Data                 |
| 8     | I2C_SCL      | I <sup>2</sup> C Clock                |
| 9     | PHYWIRE      | Hardware Introspection Interface.     |
| 9     |              | For internal use only                 |
| 10    | GND          | Ground                                |
| 11    | SPI_SS_SLOT0 | X8A: SPI chip select expansion port 0 |
| 11    | SPI_SS_SLOT1 | X9A: SPI chip select expansion port 1 |
| 12    | SPI1_MOSI    | SPI master output/slave input         |
| 13    | SPI1_SCLK    | SPI clock output                      |
| 14    | SPI1_MISO    | SPI master input/slave output         |
| 15    | /SPI1_RDY    | SPI data ready input master mode only |
| 16    | SLOT0_IRQ    | X8A: Interrupt input expansion port 0 |
| 10    | SLOT1_IRQ    | X9A: Interrupt input expansion port 1 |
| 17    | GND          | Ground                                |
| 18    | GND          | Ground                                |
| 19    | USB3_D-      | X8A: USB3 Data D-                     |
| 19    | USB4_D-      | X9A: USB4 Data D-                     |
| 20    | USB3_D+      | X8A: USB3 Data D+                     |
| 20    | USB4_D+      | X9A: USB4 Data D+                     |

 Table 46:
 PHYTEC expansion connector X8A, X9A





Figure 30: SD / MM Card interface at connector X26

The phyCARD Carrier Board provides a standard SDHC card slot at X26 for connection to SD/MMC interface cards. It allows easy and convenient connection to peripheral devices like SD- and MMC cards. Power to the SD interface is supplied by sticking the appropriate card into the SD/MMC slot. The card slot X26 connects to the phyCARD-L via a level shifter to ensure the correct voltage for the SD/MMC cards.

## 17.3.15 Boot Mode Selection (JP1)



Figure 31: Boot Mode Selection Jumper JP1

The boot mode jumper JP1 is provided to configure the boot mode of the phyCARD-L after a reset.

By default the boot mode jumper is open, configuring the phyCARD-L for booting from the Flash device. Closing jumper JP1 at 1+2 results in start of Peripheral boot of the OMAP35x. Please refer to the phyCARD-L Data Sheet as well as the OMAP35x Reference Manual for Information on how to use the boot strap mode.

| Jumper | Setting | Description                                         |  |  |
|--------|---------|-----------------------------------------------------|--|--|
| JP1    |         | Jumper JP1 selects the boot device of the phyCARD-L |  |  |
|        | open    | Memory Boot: (NAND/USB/UART3/MMC1) <sup>29</sup>    |  |  |
|        | 1+2     | Peripheral Boot: (USB/UART3/MMC1/NAND)              |  |  |
|        |         | other settings must not be used with the phyCARD-L  |  |  |

## 17.3.16 System Reset Button (S1)



Figure 32: System Reset Button S1

The phyCARD Carrier Board is equipped with a system reset button at S1. Pressing the button will not only reset the phyCARD mounted on the phyBASE, but also the peripheral devices, such as the USB Hub, etc.

<sup>&</sup>lt;sup>29</sup>: please see *section* 6 for more information on the different boot modes

# 17.3.17 RTC at U3



Figure 33: RTC with Battery Buffer

For real-time or time-driven applications, the phyBASE is equipped with an RTC-8564 Real-Time Clock at U3. This RTC device provides the following features:

- Serial input/output bus (I<sup>2</sup>C), address 0xA2(write)/0xA3(read)
- Power consumption Bus active (400 kHz): 
   Bus inactive, CLKOUT inactive: = 275 nA
- Clock function with four year calendar
- Century bit for year 2000-compliance
- Universal timer with alarm and overflow indication
- 24-hour format
- Automatic word address incrementing
- Programmable alarm, timer and interrupt functions

The Real-Time Clock is programmed via the  $I^2C$  bus (address 0xA2 / 0xA3). Since the phyCARD\_L is equipped with an internal  $I^2C$  controller, the  $I^2C$  protocol is processed very effectively without extensive processor action (refer also to *section 0*)

The Real-Time Clock also provides an interrupt output that extends to the Wakeup signal at X27A48<sup>30</sup>. An interrupt occurs in the event of a clock alarm, timer alarm, timer overflow and event counter alarm. It has to be cleared by software. With the interrupt function, the Real-Time Clock can be utilized in various applications.

If the RTC interrupt is to be used as a software interrupt via a corresponding interrupt input of the processor.

### Note:

After connection of the supply voltage the Real-Time Clock generates no interrupt. The RTC must be first initialized (see RTC Data Sheet for more information).

Use of a coin cell at BAT1 allows to buffer the RTC.

# 17.3.18 PLD at U25

The phyBASE is equipped with a Lattice LC4256V PLD at U25. This PLD device provides the following features:

- Power management function (*section 17.3.2*)
- Signal mapping for sound devices WM9712L and AD1986A (*section 17.3.9*)
- Configuration the sound device AD1986A for HDA or AC'97
- Signal mapping SPI chipselect and interrupt to the expansion or display connectors (*sections 17.3.11* and *17.3.12*)
- Touch Signal mapping to WM9712L or STMP811 (section 17.3.7.3)

<sup>&</sup>lt;sup>30</sup>: connected to GPIO\_146 of the OMAP35x on the phyCARD-L



### **17.3.19** Carrier Board Physical Dimensions

Figure 34: Carrier Board Physical Dimensions

Please contact us if a more detailed dimensioned drawing is needed to integrate the phyBASE into a customer application.

# 18 Revision History

| Date       | Version<br>numbers | changes in this manual                                                                         |
|------------|--------------------|------------------------------------------------------------------------------------------------|
| 15-06-2010 | Manual<br>L-751e_0 | First draft, Preliminary documentation.<br>Describes the phyCARD-L with<br>phyBASE- Baseboard. |
| 06-12-2010 | Manual<br>L-751e_1 | New edition with adaptions to new PCB 1334.2 of the phyCARD-L and 1333.2 of the phyBASE        |

# Index

### 1

| 100Base-T41               |
|---------------------------|
| 10Base-T41                |
| 1V325                     |
| 1V4525                    |
| 1V525                     |
| 1V825                     |
| 2                         |
| 2V77525                   |
| 3                         |
| 3V324                     |
| A                         |
| Audio CODEC96             |
| В                         |
| Block Diagram4            |
| Boot Configuration        |
| Booting                   |
| C                         |
| Camera Interface57        |
| D                         |
| DDR SDRAM                 |
| Debug Interface49         |
| Dimensions                |
| Display Interface53       |
| E                         |
| EEPROM                    |
| EEPROM Write Protection34 |
| EMCxi                     |
| Emulator51                |

## F

| Fast Ethernet Controller |    |
|--------------------------|----|
| Features<br>FEC          |    |
| G                        |    |
| General Purpose I/Os     | 47 |

## H

```
Humidity ......60
```

GND Connection ......67

## Ι

| I <sup>2</sup> C EEPROM    |    |
|----------------------------|----|
| I <sup>2</sup> C Interface | 44 |
| I <sup>2</sup> C Memory    |    |
| I <sup>2</sup> C2 Bus      | 20 |
| ISP1504                    |    |

# J

| J1                     | 20, 33 |
|------------------------|--------|
| J10                    |        |
| J11                    | 21, 48 |
| J12                    | -      |
| J13                    |        |
| J2                     | -      |
| J3                     |        |
| J5                     |        |
| J6                     | 20, 58 |
| J7                     | 21     |
| J9                     | 54     |
| JA-002                 | 51     |
| JTAG Interface         |        |
| JTAG-Emulator Adapter. | 51     |
| T                      |        |

### L

| LAN      | <br>43 |
|----------|--------|
| LINK LED | <br>85 |

| Camera Signals  | 20, | 58 |
|-----------------|-----|----|
| Display Signals | 21, | 54 |

# М

| MAC         | 43 |
|-------------|----|
| MAC Address | 43 |
| Ν           |    |

# 

| Operating Temperature | 60 |
|-----------------------|----|
| Operating Voltage     | 60 |

# P

| PDI                      | 89    |
|--------------------------|-------|
| phyBASE                  |       |
| Connectors               |       |
| P1                       |       |
| Peripherals              | 71    |
| Pin Header               |       |
| Switches                 |       |
| X10                      |       |
| X27                      | 80    |
| X28                      |       |
| X29                      |       |
| X32                      |       |
| X33                      |       |
| X6                       |       |
| X7                       |       |
| X8                       |       |
| X9                       |       |
| phyCARD-Connector        | 9, 11 |
| Physical Dimensions      | -     |
| Phytec Display-Interface |       |
| Pin Description          |       |
| Pinout                   |       |
| PLD                      |       |
| PoP memory               |       |
| Power Consumption        |       |
| Power Management         |       |
| 0                        |       |

| R44<br>R90<br>RS-232 Level                                                                                                                                                                                                                  | 43<br>38<br>06                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| S                                                                                                                                                                                                                                           |                                                               |
| SD / MMC Card Interfaces<br>SDRAM<br>Serial Interfaces<br>SMT Connector<br>SPEED LED<br>SPI Interface<br>SSI Interface<br>Standby Voltage<br>Storage Temperature<br>Supply Voltage<br>System Configuration<br>System Memory<br>System Power | 31<br>37<br>9<br>85<br>44<br>45<br>24<br>60<br>23<br>29<br>31 |
| <i>T</i>                                                                                                                                                                                                                                    | 25                                                            |
| Technical Specifications                                                                                                                                                                                                                    | 59                                                            |
| U<br>U10                                                                                                                                                                                                                                    | 41<br>40<br>39<br>54<br>58                                    |
| OTG Transceiver                                                                                                                                                                                                                             | 88<br>39<br>39                                                |
| © PHYTEC Messtechnik GmbH 2010 L-751                                                                                                                                                                                                        | e_1                                                           |

Power Supply.....7

R

V

| VDD 3V3           | 23 |
|-------------------|----|
| Voltage Output    |    |
| Voltage Regulator | 24 |
| VSTBY             | 24 |
|                   |    |

### W

| Weight  | 60 |
|---------|----|
| WM9712L |    |
| X       |    |
| X1      |    |
| X29     |    |
|         |    |

| Document:<br>Document number:     | phyCARD-L<br>L-751e_1, December 2010                                                     |      |
|-----------------------------------|------------------------------------------------------------------------------------------|------|
| How would you imp                 | prove this manual?                                                                       |      |
|                                   |                                                                                          |      |
|                                   |                                                                                          |      |
| Did you find any m                | istakes in this manual?                                                                  | page |
|                                   |                                                                                          |      |
|                                   |                                                                                          |      |
|                                   |                                                                                          |      |
| Submitted by:<br>Customer number: |                                                                                          |      |
| Name:                             |                                                                                          |      |
| Company:                          |                                                                                          |      |
| Address:                          |                                                                                          |      |
| Post<br>D-55                      | TEC Technologie Holding AG<br>fach 100403<br>5135 Mainz, Germany<br>: +49 (6131) 9221-33 |      |

Published by



© PHYTEC Messtechnik GmbH 2010

Ordering No. L-751e\_1 Printed in Germany